Overview
- A systematic methodology for exploiting word-width information in embedded compilers
- Software method to enable heterogeneous data parallelism (SIMD)
- Technique for a context-driven strength reduction for constant multiplications, including a trade-off with application accuracy requirements
- Includes supplementary material: sn.pub/extras
Part of the book series: Embedded Systems (EMSY)
Buy print copy
About this book
Modern consumers carry many electronic devices, like a mobile phone, digital camera, GPS, PDA and an MP3 player. The functionality of each of these devices has gone through an important evolution over recent years, with a steep increase in both the number of features as in the quality of the services that they provide. However, providing the required compute power to support (an uncompromised combination of) all this functionality is highly non-trivial. Designing processors that meet the demanding requirements of future mobile devices requires the optimization of the embedded system in general and of the embedded processors in particular, as they should strike the correct balance between flexibility, energy efficiency and performance. In general, a designer will try to minimize the energy consumption (as far as needed) for a given performance, with a sufficient flexibility. However, achieving this goal is already complex when looking at the processor in isolation, but, in reality, the processor is a single component in a more complex system. In order to design such complex system successfully, critical decisions during the design of each individual component should take into account effect on the other parts, with a clear goal to move to a global Pareto optimum in the complete multi-dimensional exploration space.
In the complex, global design of battery-operated embedded systems, the focus of Ultra-Low Energy Domain-Specific Instruction-Set Processors is on the energy-aware architecture exploration of domain-specific instruction-set processors and the co-optimization of the datapath architecture, foreground memory, and instruction memory organisation with a link to the required mapping techniques or compiler steps at the early stages of the design. By performing an extensive energy breakdown experiment for a complete embedded platform, both energy and performance bottlenecks have been identified, together with the important relations between thedifferent components. Based on this knowledge, architecture extensions are proposed for all the bottlenecks.
Similar content being viewed by others
Keywords
Table of contents (12 chapters)
Authors and Affiliations
Bibliographic Information
Book Title: Ultra-Low Energy Domain-Specific Instruction-Set Processors
Authors: Francky Catthoor, Praveen Raghavan, Andy Lambrechts, Murali Jayapala, Angeliki Kritikakou, Javed Absar
Series Title: Embedded Systems
DOI: https://doi.org/10.1007/978-90-481-9528-2
Publisher: Springer Dordrecht
eBook Packages: Engineering, Engineering (R0)
Copyright Information: Springer Science+Business Media B.V. 2010
Hardcover ISBN: 978-90-481-9527-5Published: 22 August 2010
Softcover ISBN: 978-94-007-3306-0Published: 13 October 2012
eBook ISBN: 978-90-481-9528-2Published: 05 August 2010
Series ISSN: 2193-0155
Series E-ISSN: 2193-0163
Edition Number: 1
Number of Pages: XXII, 406