Abstract
Copper is a commonly used interconnect metal in microelectronic interconnects due to its exceptional electrical and thermal properties. Particularly in applications of the 2.5 and 3D integration, Cu is utilized in through-silicon-vias (TSVs) and flip chip interconnects between microelectronic chips for providing miniaturization, lower power and higher performance than current 2D packaging approaches. SnAg capped Cu pillars are a common high-density interconnect technology for flip chip bonding. For these interconnects, specific properties of the Cu surface, such as roughness and cleanliness, are an important factor in the process to ensure quality solder bumps. During electroplating, tight processing parameters must be met so that defects are avoided, and high bump uniformity is achieved. An understanding of the interactions at the solder and Cu pillar interface is needed, based on the electroplating parameters, to determine the best method for populating solder on the wafer surface. In this study, surface treatment techniques such as oxygen plasma cleaning were performed on the Cu surfaces and the SnAg plating chemistry for depositing the solder were evaluated through hull cell testing to qualitatively determine the range of current densities to investigate. It was observed that current density while plating played a large role in solder bump deposition morphology. At the higher current densities greater than 60 mA/cm2, bump height non-uniformity and dendritic growth are observed and at lower current densities, less than or equal to 60 mA/cm2, uniform, continuous bump height occurred.
Article PDF
Similar content being viewed by others
Avoid common mistakes on your manuscript.
References
C. Song, Z. Wang, Q. Chen, J. Cai, L Liu, Microelectron. Eng., 85 (10), 1952–1956, (2008).
L. F. Miller, IBM J. of R&D, 13 (3), 239–250, (1969).
Y. Oriiet al, 2011 IEEE 61st ECTC, Lake Buena Vista, FL, 340-345, (2011).
J. Woertink, et al, 2014 IEEE 64th ECTC, Orlando, FL, 342-347, (2014).
Johann Helnederet al, Microelectron. Eng., 82, (3-4), 581–586, (2005).
Wei Koh, et al., ICEPT-HDP 2011, (2011).
N. Asahi, Y. Miyamoto, M. Nimura, Y. Mizutani, and Y. Arai, 2015 3DIC, Sendai, Japan TS7.3.1-TS7.3.5, (2015).
Andrew D. Kostic, Lead-free Electronics Reliability - An Update. PDF, The Aerospace Corporation, Geoint Development Office, (2011). Available at: https://nepp.nasa.gov/whisker/reference/tech_papers/2011-kostic-Pb-free.pdf (accessed 22 May 2020)
Bioh Kim, and Tom Ritzdorf, J. of The ECS, 150 (9), C577–C584, (2003).
R. Yagan, G. B. Basim, ECS J. of Solid State Sc., Special Issue on Chemical Mechanical Planarization for sub 10-nm Technologies, 8 (5), 3118–3127, (2019).
Author information
Authors and Affiliations
Rights and permissions
About this article
Cite this article
Beers, K., Hollowell, A.E. & Bahar Basim, G. Thin Film Characterization on Cu/SnAg Solder Interface for 3D Packaging Technologies. MRS Advances 5, 1929–1935 (2020). https://doi.org/10.1557/adv.2020.309
Published:
Issue Date:
DOI: https://doi.org/10.1557/adv.2020.309