Abstract
In the current paper, we analyze the electrical characteristics of single-gate fully depleted SOI MOSFET. This paper was focused on following electrical characteristics that are threshold voltage and subthreshold voltage. The performance of the device is analyzed for the 400 nm gate length. The device is also modeled for threshold voltage and subthreshold voltage. The device characterization of proposed device is taken in account by making other device parameter constants—short channel effect, substrate current, heating effect, doping effect, kink effect of single-gate FDSOI MOSFET. The device structure and characteristics were constructed examined and simulated using Silvaco Atlas.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Similar content being viewed by others
References
Mani P, Sharma S (2015) Analysis of narrow channel single gate fully depleted SOI MOSFET. Int J Eng Res Manag Technol 2(2)
Choi C-H, Goo J-S, Oh T-Y, Yu Z, Dutton RW, Bayoumi A, Cao M, Voorde PV, Vook D, Diaz CH (1999) MOS C-V characterization of ultra-thin gate oxide thickness (1.3–1.8 nm). IEEE Electron Device Lett 20:292–294
Wu Y, Lee Y-M, Lucovsky G (2000) 1.6 nm oxide equivalent gate dielectrics using nitride/oxide (N/O) composites prepared by RPECVD/oxidation process. IEEE Electron Device Lett 21:116–118
Choi C-H, Wu Y, Goo J-S, Yu Z, Dutton RW (2000) Capacitance reconstruction from measured C-V in high leakage, nitride/oxide MOS. IEEE Trans Electron Devices 47:1843–1850
The International technology Roadmap for semiconductor (2009) Emerging Research Devices
Colinge JP, Institute TN (2008) The new generation of SOI MOSET. Romanian J Inf Sci Technol 1(1):3–15
Rahou FZ, Guan-Bouazza A, Rahou M (2013) Electrical characteristics comparison between fully-depleted and SOI MOSFET and partially-SOI MOSFET using Silvaco software. Glob J Res Eng Electr Electron Eng (0975-5861) 13(1)
Doganis K, Scharfetter DL (1983) General optimization and extraction of IC device model parameters. IEEE Trans CAD 30:1219–1228
Choi C (2002, April) Modelıng of nanoscale MOSFETS
Vogel EM, Henson WK, Richter CA, Suehle JS (2000) Limitations of conductance to the measurement of the ınterface state density of MOS capacitors with tunneling gate dielectrics. IEEE Trans Electron Devices 47:601–608
Author information
Authors and Affiliations
Corresponding authors
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2021 Springer Nature Singapore Pte Ltd.
About this paper
Cite this paper
Shakher Tyagi, C., Sharma, R.L., Mani, P. (2021). Analysis of Threshold Voltage and Subthreshold Behaviour for 400 NM Gate of Ultrathin Nanoscale FD SOI MOSFET. In: Mahapatra, R.P., Panigrahi, B.K., Kaushik, B.K., Roy, S. (eds) Proceedings of 6th International Conference on Recent Trends in Computing. Lecture Notes in Networks and Systems, vol 177. Springer, Singapore. https://doi.org/10.1007/978-981-33-4501-0_76
Download citation
DOI: https://doi.org/10.1007/978-981-33-4501-0_76
Published:
Publisher Name: Springer, Singapore
Print ISBN: 978-981-33-4500-3
Online ISBN: 978-981-33-4501-0
eBook Packages: Intelligent Technologies and RoboticsIntelligent Technologies and Robotics (R0)