Abstract
This paper describes a VHDL high-level synthesis system HLS/BIT with emphasis on its register-transfer level (RTL) binding and technology mapping subsystem. In more detail, the component instantiation mechanism and the knowledge-driven approach to RTL technology mapping are also presented.
Article PDF
Similar content being viewed by others
Explore related subjects
Discover the latest articles, news and stories from top researchers in related subjects.Avoid common mistakes on your manuscript.
References
Liu Mingye, Guo Shuming. Intelligent problems of design automation system.Journal of Computer Aided Design & Graphics, 1989, 1(2): 66–72.
Chen Gwodong, Gajski D D. An intelligent component database for behavioral synthesis. InProc. of 27th DAC, 1990, pp.150–155.
Nikil D Dutt, James R Kipps. Bridging high-level synthesis to RTL technology libraries. InProc. of 28th DAC, 1991, pp.5526–529.
Berkelaar M R C M, Jess J A G. Technology mapping for standard-cell generators. InICCAD, Nov., 1988 pp.470–473.
Author information
Authors and Affiliations
Additional information
Yan Zongfu received his B.S. degree in computer software from Xi’an Jiaotong University in 1989, and his M.S. degree in computer engineering from People’s University of China in 1992. He is now a Ph.D candidate in computer engineering at the Beijing Institute of Technology. His current research interests include EDA, knowledge-based system and database system.
Liu Mingye is currently a Professor of computer engineering at Beijing Institute of Technology. His research interests are intelligent CAD, ASIC design and VLSI design automation.
Rights and permissions
About this article
Cite this article
Yan, Z., Liu, M. The RTL binding and mapping approach of VHDL High-level synthesis system HLS/BIT. J. of Comput. Sci. & Technol. 11, 562–569 (1996). https://doi.org/10.1007/BF02951619
Received:
Revised:
Issue Date:
DOI: https://doi.org/10.1007/BF02951619