RESEARCH PAPER



# An Interleaved High Step-Up DC–DC Converter with Low Voltage Stress

Mohabbat Vafa<sup>1</sup> · Mohammad Hosein Ershadi<sup>1</sup> · Hamed Khodadadi<sup>1</sup> · Mehdi Baharizadeh<sup>1</sup>

Received: 3 October 2019 / Accepted: 6 July 2020 / Published online: 6 August 2020 - Shiraz University 2020

#### Abstract

The present paper proposes a kind of interleaved high step-up converter without the coupled inductor. The converter consists of two basic boost converters and two voltage multiplier cells. The proposed converter has a lower input current rippled by means of the interleaving method. The voltage stress of the switches remains at a low level. The theoretical analysis and operation intervals of the proposed high step-up converter are presented. The voltage gain of the converter is higher than that of the similar converters. The converter is simulated in the OrCAD software. In this converter, the inductors operate in a continuous flow mode CCM. In this topology, the input voltage is 40 V, which is converted to the output 400 V with a power of 200 W and a frequency of 100 kHz. The voltage stress of the switches is 120 V, which is much lower than the output 400 V. Finally, the experimental results are presented to validate the effectiveness of the proposed converter.

Keywords Step-up converter · Interleaved · Voltage stress · High voltage gain · Low current ripple

## 1 Introduction

The importance of renewable energy sources has been increased recently due to their benefits, such as the lack of limitations and environmental pollution, as well as their high reliability. Sunlight is known as a clean and free renewable energy source (Shimizu et al. [2003](#page-11-0)). Photovoltaic (PV) cells are utilized to convert solar energy into electrical energy (Scarpa et al. [2009\)](#page-10-0). Since the voltage level generated by the PV cells is small, the DC–DC voltage converters can be used to boost it to the desired level (Salary et al. [2017\)](#page-10-0). Accordingly, the voltage level required by the inverter input to convert the DC voltage to AC voltage can be attained (Figueres et al. [2009\)](#page-10-0).

The DC voltage generated by the PV module is usually enhanced by a DC–DC converter to reach the desired level. Since most electric consumers need AC voltage, the amplified DC voltage is converted to the AC voltage by an

& Mohammad Hosein Ershadi ershadi@iaukhsh.ac.ir

inverter. (Figueres et al. [2009;](#page-10-0) Chen et al. [2018;](#page-10-0) Liu and Xhang [2019](#page-10-0)).

Various types of boost converters are employed to increase the voltage level. The conventional boost converter can produce a gain no more than 5 (Lopez et al. [2006](#page-10-0)). Moreover, it leads to hard switching, which increases converter losses at high frequencies. On the other hand, due to high stress in the diode voltage and the converter switch, the elements that are at reasonable prices have poor quality. In this regard, the conductive and reverse recovery losses of the diodes are also problematic. This requires us to employ optimal interleaved boost converters. These converters are generally divided into several categories. The first one is the conventional interleaved boost converter, which contains a series of auxiliary circuits added to each phase consisting of an active key, a capacitor, and an inductor. The main switches are naturally switched on at zero current, and the output diodes' reverse voltage problem is reduced due to the performance of the discontinuous flow mode (DCM). The auxiliary commutation circuits provide a transient zero current mode when the main switch is off. However, the variable frequency control is obligatory for this converter, which makes it difficult to design a filter to reduce electromagnetic



<sup>1</sup> Department of Electrical Engineering, Khomeinishahr Branch, Islamic Azad University, Isfahan, Iran

interference (Jemei et al. [2008](#page-10-0)). The second category is the interleaved boost converter coupled with an inductor. In these converters, the output diodes' reverse voltage problem is reduced. In addition, the coupled inductor's leakage inductor leads to zero current switching (ZCS)of the switches. These switches are switched off rigorously. The circuit current ripple in negatively coupled inductors is high because the circuit operates in a discontinuous mode, and the switching loss is low due to zero switching operation in all switching intervals (Todorovic et al. [2008](#page-11-0)). The third category is a three-layer boost converter, which can reduce the voltage stress of semiconductor devices by half, which makes it more suitable for high output voltage applications compared with conventional two-layer boost converters. Switching losses and the noise induced by electromagnetic interference (EMI) can be reduced by low voltage stress. The activated switches work well in hard switching and increase the resonance inductor of the voltage stress (Hwu and Yau [2009\)](#page-10-0). The last category contains new DC–DC boost converters with a coupled inductor and multiplier circuits. In this converter, a high voltage gain with appropriate duty factor and low voltage stress in power switches are provided. Furthermore, the stored energy in the inductively coupled inductor's leakage inductor can be returned to the converter output. The steady-state voltage of the two switches is lower than the output voltage. However, the voltage uplift is observed in the switches when they are switched off (Chang et al. [2017](#page-10-0); Franceschini et al. [2008\)](#page-10-0). The interleaved high step-up converters based on diode–capacitor multiplier are pre-sented in Zhou et al. [\(2014](#page-11-0)) and Yang et al. [\(2009](#page-11-0)). These papers propose transformerless converters to achieve high voltage gain without an extremely high duty ratio. The main drawback of these converters is high voltage stress of the switches and diodes.

The remainder of this study is organized as follows. Section 2 introduces an interleaved boost converter to increase the voltage gain without using coupled inductors. Besides, an enhanced arrangement of the boost converter elements and its auxiliary components are offered to increase the gain and reduce the voltage stress while the input current ripple of the converter is kept low. Also, the operation intervals are demonstrated. Section [3](#page-5-0) contains the design of considerations and the formula in detail. In Sect. [4](#page-7-0), the results in the OrCAD software are utilized to simulate and evaluate the performance of the proposed converter. Section [5i](#page-7-0)ncludes the experimental results obtained from an implemented laboratory system. They are also provided to validate the accuracy of this converter. Finally, Sect. [6](#page-9-0) offers the conclusion of this study.

## 2 The Proposed Converter and Its Operating Intervals

#### 2.1 CCM Operation

In this section, a new high-gain converter is introduced. Figure [1](#page-2-0) shows the circuit of the proposed high-gain interleaved converter. In this converter, the inductor  $L_1$ , switch  $S_1$ , diode  $D_3$ , and capacitor  $C_{01}$  belong to one of the boost converters, while inductor  $L_2$ , switch  $S_2$ , diode  $D_6$ , and capacitor  $C_{02}$  belong to the other one. As a result, diodes  $D_1$  and  $D_2$ , capacitors  $C_1$  and  $C_2$ , and inductor  $L_{a1}$ form the switching capacitor circuit that increases the employed voltage for one of these converters. On the other hand, diodes  $D_3$ ,  $D_4$ , capacitors  $C_3$ , and  $C_4$ , and inductor  $L_{a2}$  form the switching capacitor circuit that increases the employed voltage for the other one. In the proposed converter, the switches are switched according to the desired patterns. In this study, these patterns are considered as two pulses with the same duty factor and  $180^\circ$  phase shift; therefore, the input current ripple and the size of input filter can be effectively reduced (Chen and Lin [2015](#page-10-0)). Unlike the other switched capacitor-based high-gain interleaved boost converters, there is no limitation on the duty factor in the proposed converter. Moreover, the converter works correctly for all the task coefficients larger or smaller than 0.5.

The converter's operation is divided into six steps, which are adopted successively in each switching cycle. Figure [2](#page-3-0) shows the current and voltage curves of the critical components in the proposed converter.

#### 2.1.1 Interval 1:  $t_0$ – $t_1$

In this step, both switches of the proposed converter are switched on. The voltage is equal to the input voltage of the two-terminal inductors  $L_1$  and  $L_2$ , where their current linearly increases. The  $C_2$  capacitor charges the capacitor  $C_1$ through  $C_2 - D_2 - L_{a1} - C_1 - S_1$ . The  $C_4$  capacitor also charges the capacitor  $C_3$  through  $C_4$ -S<sub>2</sub>-C<sub>3</sub>-L<sub>a2</sub>-D<sub>5</sub>. In this step, the load's current is also determined by  $C_{o2}$ - $V_{in}$ - $C_{o1}$ - $R_o$ . This situation ends with switching the switch  $S_1$ off. Now, the converter enters the next step. The equivalent circuit of this interval is presented in the Appendix section. The current equations for the inductors  $L_1$ ,  $L_2$ ,  $L_{a1}$ , and  $L_{a2}$ are given as:

$$
I_{L1}(t) = I_{L1}(t_0) + \frac{V_{in}}{L_1} \cdot (t - t_0)
$$
\n(1)

$$
I_{L2}(t) = I_{L2}(t_0) + \frac{V_{\text{in}}}{L_2} \cdot (t - t_0)
$$
\n(2)

$$
I_{\text{Lal}}(t) = I_{\text{Lal}}(t_0) + \frac{V_{C2} - V_{C1}}{L_{\text{al}}} \cdot (t - t_0)
$$
\n(3)



<span id="page-2-0"></span>Fig. 1 The circuit of the proposed high-gain interleaved DC–DC converter



$$
I_{\text{La2}}(t) = I_{\text{La2}}(t_0) + \frac{V_{C4} - V_{C3}}{L_{\text{a2}}} \cdot (t - t_0) \tag{4}
$$

The process duration could be considered as  $(D - 0.5)T_{sw}$ 

#### 2.1.2 Interval 2:  $t_1 - t_2$

At  $t_1$ , the switch  $S_1$  switches off. Afterward, the inductor  $L_1$ switches the diodes  $D_1$  and  $D_3$  on, charges the capacitor  $C_2$ through  $V_{\text{in}}-L_1-D_1-C_2$ , and charges the capacitor  $C_{01}$ through  $V_{\text{in}}-L_1-C_1-D_3-C_{01}$ . The voltage of the capacitor  $C_1$  called VC<sub>1</sub> is adjusted at the two terminals of the inductor  $L_{a1}$  through  $C_1$ - $L_{a1}$ - $D_2$ - $D_1$ . Accordingly, the currents of inductor  $L_{a1}$  and diode  $D_2$  linearly decrease with a steep slope until they tend to zero. This leads to switching off the diode  $D_2$  under ZCS conditions. The current of the inductor  $L_1$  decreases slowly with a slight slope. The same conditions are true for another circuit branch. In this case, the following current equations could be written:

$$
I_{L1}(t) = I_{L1}(t_1) - \frac{V_{C2} - V_{in}}{L_1} \cdot (t - t_1)
$$
\n<sup>(5)</sup>

$$
I_{L2}(t) = I_{L2}(t_1) + \frac{V_{\text{in}}}{L_2} \cdot (t - t_1)
$$
\n(6)

$$
I_{\text{Lal}}(t) = I_{\text{Lal}}(t_1) - \frac{V_{C1}}{L_{a1}} \cdot (t - t_1) \tag{7}
$$

$$
I_{\text{La2}}(t) = I_{\text{La2}}(t_1) + \frac{V_{C4} - V_{C3}}{L_{a2}} \cdot (t - t_1)
$$
\n(8)

#### 2.1.3 Interval 3:  $t_2 - t_3$

At  $t_2$ , diode  $D_2$  is switched off, and the converter enters the third stage of its operation. As shown in Fig. [3](#page-4-0), in this stage, the switches  $S_1$  and  $S_2$  are off and on, respectively. A part of the inductor current  $L_1$  charges the capacitor  $C_2$  through diode  $D_1$ , while another part charges the output capacitor through diode  $D_3$ . The operation of another branch is also similar. Now, the current of inductor  $L_1$ linearly decreases with slow slope, while the current of inductor  $L_2$  increases. In this case, the current equations are given as the following (consider that the duration process is  $(1 - D)T_{sw}$ :

$$
I_{L1}(t) = I_{L1}(t_2) - \frac{V_{C2} - V_{in}}{L_1} \cdot (t - t_2)
$$
  
=  $I_{L1}(t_2) - \frac{V_{Col} - V_{in} - V_{Cl}}{L_1} \cdot (t - t_2)$  (9)

$$
I_{L2}(t) = I_{L2}(t_2) + \frac{V_{\text{in}}}{L_2} \cdot (t - t_2)
$$
\n(10)

$$
I_{\text{La2}}(t) = I_{\text{La2}}(t_2) + \frac{V_{C4} - V_{C3}}{L_{a2}} \cdot (t - t_2)
$$
\n(11)

#### 2.1.4 Interval 4:  $t_3$ – $t_4$

At  $t_3$ ,  $S_1$  is switched on, and the converter enters this step. As shown in Figs. [3,](#page-4-0) [4,](#page-4-0) and [5,](#page-4-0) the converter operation is similar to the first step. This means that the input voltage is placed at the two terminals of the inductor  $L_1$ , which increases the current linearly with a slow slope. Moreover, the voltage shift of the capacitors  $C_2$  and  $C_1$  is placed at the two terminals of the inductor  $L_{a1}$  and leads to an increase in the inductor current with another slow slope. In this case, the essential current equations are given as follows. The converter remains in this state until  $S_2$  is switched off. The duration of this process is considered as  $(1 - D)T_{sw}$ .

$$
I_{L1}(t) = I_{L1}(t_3) + \frac{V_{\text{in}}}{L_1} \cdot (t - t_3)
$$
\n(12)

$$
I_{L2}(t) = I_{L2}(t_3) + \frac{V_{\text{in}}}{L_2} \cdot (t - t_3)
$$
\n(13)



<span id="page-3-0"></span>Fig. 2 The current and voltage curves of the key components in the proposed converter



$$
I_{\text{Lal}}(t) = \frac{V_{C2} - V_{C1}}{L_{a1}} \cdot (t - t_3) \tag{14}
$$

$$
I_{\text{La2}}(t) = I_{\text{La2}}(t_3) + \frac{V_{C4} - V_{C3}}{L_{a2}} \cdot (t - t_3) \tag{15}
$$

## 2.1.5 Interval 5:  $t_4 - t_5$

At  $t_4$ , the switch  $S_2$  in the converter is switched off, and the converter enters this step. In this case, inductor  $L_2$  charges the capacitors  $C_4$  and  $C_{02}$  through the diodes  $D_4$  and  $D_6$ , respectively. Since diodes  $D_4$  and  $D_5$  are switched on, the voltage of the capacitor  $C_3$  is positioned at two terminals of the inductor  $L_{a2}$ . This reduces its current by a steep slope. This phase lasts for a short time. In this case, the operation of the upper branch of the converter is similar to the corresponding one in the previous step. The important equations for the convertor elements are presented as follows:

$$
I_{L1}(t) = I_{L1}(t_4) + \frac{V_{\text{in}}}{L_1} \cdot (t - t_4)
$$
\n(16)

$$
I_{L2}(t) = I_{L2}(t_4) - \frac{V_{C4} - V_{in}}{L_2} \cdot (t - t_4)
$$
\n(17)

$$
I_{L_{a1}}(t) = I_{L_{a1}}(t_4) + \frac{V_{C2} - V_{C1}}{L_{a1}} \cdot (t - t_4)
$$
\n(18)



<span id="page-4-0"></span>

Fig. 4 Scheme of the experimental sample for the proposed converter in OrCAD software

converter





<span id="page-5-0"></span>
$$
I_{L_{a2}}(t) = I_{L_{a2}}(t_4) - \frac{V_{C3}}{L_{a2}} \cdot (t - t_4)
$$
\n(19)

#### 2.1.6 Interval 6:  $t_5-t_6$

This stage of the converter operation begins when diode  $D_5$ is switched off. In this phase of the converter operation in the upper branch, switch  $S_1$  is on, and the current of the inductor  $L_1$  increases linearly on the path  $V_{in}-L_1-S_1$ . The current of the inductor  $L_{a1}$  also linearly increases on the path  $C_2-D_2-L_{a1}-C_1-S_1$ . Thus, the capacitor  $C_1$  will be charged. In the lower branch, a part of the inductor  $L_2$ charges the capacitor  $C_4$  through  $V_{\text{in}}-C_4-D_4-L_2$ , while another part charges the output capacitor through  $V_{\text{in}}-C_{\text{o}2}$ - $D_6-C_3-L_2$ . The current of the inductor  $L_2$  decreases linearly with a slow slope. The main equations for the convertor elements are given as:

$$
I_{L1}(t) = I_{L1}(t_5) + \frac{V_{\text{in}}}{L_1} \cdot (t - t_5)
$$
\n(20)

$$
I_{L2}(t) = I_{L2}(t_5) - \frac{V_{C4} - V_{\text{in}}}{L_2} \cdot (t - t_5)
$$
\n(21)

$$
I_{L_{a1}}(t) = I_{L_{a1}}(t_5) + \frac{V_{C2} - V_{C1}}{L_{a1}} \cdot (t - t_5)
$$
\n(22)

Upon the completion of Step 6, the converter accomplishes a full switching cycle, and the mentioned six steps are repeated, subsequently.

#### 2.2 Boundary Operation Between CCM and DCM

If the proposed converter is operated in boundary condition, the minimum value of the inductor currents at CCM condition reaches zero. For inductor  $L_2$ , the minimum value of current is:

$$
(i_{L_2})_{\min} = (i_{L_2})_{\text{av}} - \frac{\Delta i_{L_2}}{2} = \frac{I_{\text{in}}}{2} - \frac{\Delta i_{L_2}}{2}
$$

$$
= \frac{(3+D)I_0}{2(1+D)} - \frac{V_{\text{in}}D}{2f(L_2)_{\text{min}}} = 0.
$$
 (23)

Therefore, the minimum value of inductor that the converter is operated in CCM condition is given as:

$$
(L_2)_{\min} = (L_1)_{\min} = \frac{D(1 - D)V_{\text{in}}}{(3 + D)I_0 f}.
$$
\n(24)

#### 2.3 DCM Operation

In this condition, the inductor current  $i_{L2}$  is increased in interval 0 to DT and decreased in interval DT to  $D_1T$ . This current reached zero at  $(D + D_1)T$ . The average value of  $i_{L2}$  is computed as:



Therefore,  $D_1$  is derived as follows:

$$
D_1 = \frac{L_2 V_{\rm o}^2 f}{R V_{\rm in}^2 D} - D. \tag{26}
$$

By using the volt-second balance principle on  $L_{a2}$ , the following equation can be obtained:

$$
V_o = \frac{2 + 2D + D_1}{D_1} \tag{27}
$$

Substituting  $(26)$  into  $(27)$ , the voltage gain is derived as:

$$
\frac{V_o}{V_{\text{in}}} = \frac{3}{2} + \sqrt{1 + \frac{4D^2R}{fL_2}}.
$$
\n(28)

#### 3 Design Considerations

The voltage values of the capacitors  $C_1$ ,  $C_2$ ,  $C_3$ ,  $C_4$ ,  $C_{o1}$ , and  $C_{02}$  are obtained from the volt-sec balance equations for the inductors  $L_1$  and  $L_2$ . The voltage equations for these capacitors are given as follows:

Voltage gain of the DC–DC converter

$$
V_{C1} = V_{C2} = V_{C3} = V_{C4} = \frac{V_{in}}{1 - D}
$$
 (29)

$$
V_{Co1} = V_{Co2} = \frac{2.V_{in}}{1 - D}.
$$
\n(30)

By applying the KVL law in the cycle  $V_{in}-V_{Co1}-V_{o}$  $V_{Co2}$ , the following equation could be obtained:

$$
V_0 = V_{\text{Col}} + V_{\text{Co2}} - V_{\text{in}}.\tag{31}
$$

Replacing  $V_{\text{Co1}}$  and  $V_{\text{Co2}}$  from (30) in (31), and simplifying it, gives

$$
G = \frac{V_o}{V_{in}} = \frac{3+D}{1-D}.
$$
\n(32)

Considering the converter operation values at the concerned intervals in the previous section and the capacitor voltage equations, the following relations for the voltage stresses across each of the switches could be obtained:

$$
\overline{V_{S1}} = \overline{V_{S2}} = \frac{V_{\text{in}}}{1 - D} = \frac{V_o}{3 + D}.
$$
\n(33)

The voltage stresses across each of the diodes are also calculated as:

$$
\overline{V_{D1}} = \overline{V_{D2}} = \overline{V_{D3}} = \overline{V_{D4}} = \frac{V_{\text{in}}}{1 - D} = \frac{V_{\text{o}}}{3 + D}.
$$
 (34)



<span id="page-6-0"></span>Figure [3](#page-4-0) shows the comparison of the voltage gain of the proposed converter with other converters. As shown in this figure, the converter's voltage gain is higher than that of the similar converters (Table 1).

The converter's switches and diodes are selected in accordance with the converter's power level and their voltage stress equations. The converter's inductors for the concerned current ripples could be calculated from the following equation:

$$
L_1 = L_2 = \frac{V_{in}.D.T_{sw}}{\Delta l_L}.
$$
\n(35)

To obtain the design equations of the converter's capacitors, the input power equation is considered as:

$$
P_{in} = P_o. \tag{36}
$$

Given the gain equation of the converter, the following equation could be employed to replace the input voltage in the above equation.

$$
P_{\rm in} = V_{\rm in} \cdot I_{\rm inavg}.\tag{37}
$$

Thus, we have:

$$
I_{\text{inavg}} = \frac{(3+D) \cdot P_o}{(1-D) \cdot V_o}.
$$
\n(38)

The average current in each inductor is equal to the corresponding one in the others. Or

$$
I_{L1avg} = I_{L2avg} = \frac{I_{inavg}}{2}.
$$
\n(39)

When the switch  $S_1$  is off within a period of  $(1 - D)T_{sw}$ , an average current of  $I_{\text{inavg}}/2$  passes through the capacitor  $C_2$ . According to the capacitor's voltage load equation, the capacitor  $C_2$  for the voltage variation of  $\Delta \text{VC}_2$  over the given interval could be calculated as:

$$
C_2 = \frac{I_{\text{inavg}} \cdot (1 - D) \cdot T_{\text{sw}}}{(3 + D) \cdot \Delta V_{C2}}.
$$
\n
$$
(40)
$$

Similarly, the design equations of the capacitors  $C_1$ ,  $C_3$ , and  $C_4$  are given as:

$$
C_1 = \frac{I_{\text{inavg}} \cdot (1 - D) \cdot T_{\text{sw}}}{(3 + D) \cdot \Delta V_{C1}} \tag{41}
$$

$$
C_3 = \frac{I_{\text{inavg}} \cdot (1 - D) \cdot T_{\text{sw}}}{(3 + D) \cdot \Delta V_{C3}} \tag{42}
$$

$$
C_4 = \frac{I_{\text{inavg}} \cdot (1 - D) \cdot T_{\text{sw}}}{(3 + D) \cdot \Delta V_{\text{Col}}}.
$$
\n(43)

The output capacitors  $C_{01}$  and  $C_{02}$  in a switching cycle must supply the output load current over the period (D) $T_{sw}$ . Since the output capacitors are in series, each capacitor value for a voltage variation of  $\Delta V_0$  over a given interval could be obtained as:

$$
C_{o1} = C_{o2} = 2 \cdot \frac{P_o \cdot (D) \cdot T_{sw}}{V_o \cdot \Delta V_{Co}}.
$$
\n
$$
(44)
$$

To design the inductors  $L_{a1}$  and  $L_{a2}$ , it should be noted that when the switch  $S_1$  is on, an approximate voltage of  $00.5(\Delta VC_1 + \Delta VC_2)$  is created at the two terminals of the inductor  $L_{a1}$  that increases the current. If the inductor's increased current value is considered as  $\Delta L_{a1}$ , the inductor's value could be calculated as:

$$
L_{\rm al} = \frac{\Delta V_{C1} + \Delta V_{C2}) \cdot D \cdot T}{2.\Delta I_{L_{\rm al}}}.\tag{45}
$$

According to the above equation, an appropriate inductor value could be obtained by considering a small current variation in the inductor to prevent a significant increase in the switch stress. It is worth noting that the inductor value is generally in micro-Henry and small due to the small voltage applied to this inductor. Hence, this

Table 1 Comparison of the proposed and boost converters with other similar converters

|                               | <b>Boost</b><br>converter | Converter in Zhou<br>et al. $(2014)$               | Converter in Yang<br>et al. $(2009)$               | Converter in Tang and<br>Fu $(2015)$                              | Converter in Ganesan and<br>Prabhakar (2014) | Proposed<br>converter  |
|-------------------------------|---------------------------|----------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------|------------------------|
| Gain                          | $\frac{1}{1-D}$           | $rac{2}{1-D}$                                      | $rac{2}{1-D}$                                      | $\frac{1+3D}{1-D}$                                                | $rac{2}{1-D}$                                | $rac{3+D}{1-D}$        |
| Voltage stress<br>of switches | $V_{\rm o}$               | $\frac{V_0}{2}$                                    | $\frac{V_0}{2}$                                    | $\frac{V_o + V_{in}}{2}$                                          | $\frac{V_O}{1-D}$                            | $\frac{V_O+V_{in}}{2}$ |
| Voltage stress<br>of diodes   | $V_{\rm o}$               | Two $\frac{V_0}{2}$ diodes and<br>two $V_0$ diodes | Two $\frac{V_0}{2}$ diodes and<br>two $V_0$ diodes | Three $V_{in}$ diodes and<br>four $\frac{V_O - V_{in}}{4}$ diodes | $\frac{V_O}{1-D}$                            | $\frac{V_0}{3+D}$      |
| Number of<br>capacitors       |                           | 4                                                  | $\mathfrak{D}$                                     |                                                                   | 2                                            | 6                      |
| Number of<br>diodes           |                           | 4                                                  | $\mathfrak{D}$                                     |                                                                   | $\mathfrak{D}$                               | 4                      |
| Number of<br>inductors        |                           | 2                                                  | 2                                                  | 4                                                                 |                                              | 4                      |



<span id="page-7-0"></span>inductor could not significantly increase the circuit volume. The value of the inductor  $L_{a2}$  is determined similar to that mentioned for the inductor  $L_{a1}$ .

## 4 Simulation Result

To evaluate the efficiency of the proposed converter and verify its accuracy, it is simulated with the OrCAD software. The converter is designed and simulated for 40 V input voltage, 400 V output voltage, 200 W power level, and 100 kHz frequency. The size and type of the selected components are reported in Table 2. Figure [4](#page-4-0) illustrates the scheme of the proposed converter in the OrCAD software.

Figure [5](#page-4-0) shows the input and output voltages obtained from the simulation. As shown in Fig. [5](#page-4-0), the proposed converter is well managed to convert the 40 V input voltage to the 400 V output voltage. Figure 6 presents the

Table 2 The size and type of the selected components

| Parameter                                    | Description         |
|----------------------------------------------|---------------------|
| Switching frequency                          | $100$ kHz           |
| <b>Switches</b>                              | 640 IRF             |
| Diodes                                       | <b>460 MUR</b>      |
| Input inductors                              | 500 Hu              |
| inductors $L_{a1}$ , $L_{a2}$                | 5 Hµ                |
| Capacitors $C_1$ , $C_2$ , $C_3$ , and $C_4$ | $10 \mathrm{F} \mu$ |
| $C_{01}$ and $C_{02}$ Capacitors             | 47 Fu               |



## 5 Experimental Result

The experimental results of the proposed converter are presented in this section. It could be seen that the converter works appropriately in the simulator environment. Therefore, in order to evaluate the feasibility of the proposed converter, its laboratory sample is constructed. The elements similar to the simulated converter are utilized to construct the convertor. Moreover, a 200 W sample converter with 100 kHz switching frequency is prepared in the laboratory to convert the 40 V input voltage to the 400 V output voltage. Figure [7](#page-8-0) shows the input and output voltages of the converter. Based on this figure, the converter is designed for about 67% duty factor. Thus, a high gain could be generated by the sample converter.

The current and voltage waveforms of switch  $S_1$ in the sample converters are shown in Fig. [8.](#page-8-0) As could be seen from Fig. [8,](#page-8-0) the switches' voltages are 120 V, which are considerably smaller than the 400 V output voltage. Furthermore, this figure illustrates that the switch voltage is limited when the switch is off, and there is no significant voltage fluctuation at its terminals. The voltage waveform and the current of the switch  $S_2$  in the simulated converter are similar to the corresponding ones shown in Fig. [9](#page-8-0), with







<span id="page-8-0"></span>

Fig. 7 Input and output voltage waveforms of the sample converter



Fig. 8 Current and voltage waveforms in a switch of the sample converter

only 180 $^{\circ}$  phase shift. The voltage stress of switch  $S_2$  is also 120 V.

Figures 10 and 11show the current and voltage waveforms of diodes  $D_2$  and  $D_3$  in the sample converter, respectively. Accordingly, it could be seen that the diodes' voltages stress is 120 V that is significantly smaller than the output voltage. In addition, the reverse recovery current in the diodes is negligible. This means that high-speed lowvoltage diodes could be employed for these diodes to reduce the converter's losses.

The current and voltage waveforms of the diodes  $D_4$  to  $D_6$  are also shown in Figs. 9 and 10. The voltage stresses of these diodes are also about 120 V. Thus, high-speed lowvoltage diodes are utilized.

The efficiency of the proposed converter in different loads is calculated in simulation. Figure [12](#page-9-0) shows the comparison of efficiency between the proposed converter and converter in Zhou et al. ([2014\)](#page-11-0). As shown in this figure, the efficiency of the proposed converter is improved because the voltage stress of switches and diodes is very lower than converter in Zhou et al. [\(2014](#page-11-0)) and the conduction loss is reduced. In addition, the diodes of the



Fig. 9 Current and voltage waveforms in diode  $D_1$  of the sample converter



Fig. 10 Current and voltage waveforms in diode  $D_2$  of the sample converter



Fig. 11 Current and voltage waveforms in diode  $D_3$  of the sample converter

proposed converter turn off under ZCS condition and the switching loss is reduced. Figure [13](#page-9-0) shows the pie chart of component losses in the proposed converter for a 200(W) load. Figure [14](#page-9-0) shows the image of implemented setup.



<sup>2</sup> Springer

<span id="page-9-0"></span>

## 6 Conclusion

Fig. 14 The image of implemented setup

This paper introduced the proposed converter and describes its operation in detail. After describing its theoretical analysis, the simulation results and construction phases of the proposed converter are also provided. The efficiency of the proposed converter is improved by about 1.5% compared with the converter in Yang et al. ([2009\)](#page-11-0). Furthermore, the proposed converter can be implemented via elements with less voltage tolerance levels. Table [1](#page-6-0) compares the proposed converter with the converters presented in Chang et al.



[\(2017](#page-10-0)) and Zhou et al. ([2014\)](#page-11-0), which are interleaved boost converters with switched capacitors. According to the results, higher efficiency can be obtained with the converter proposed in this study. Based on the analysis, the simulation results, and the sample converter, the proposed converter can be employed in highly boosting applications with an average power level. Since the planar inductors are employed instead of the coupled inductors in the proposed converter, a superior power density can be attained.

## <span id="page-10-0"></span>Appendix



**Interval I Interval II** 



#### References

- Chang C, Cheng H, Chang E (2017) Using the buck-interleaved buck–boost converter to implement a step-up/down inverter. Eng Comput 34(2):272–284
- Chen Y, Lin W (2015) An interleaved high step-up DC–DC converter double boost paths. Int J Circuit Theory Appl 43:967–983
- Chen S, Yang S, Hwang C (2018) Interleaved high step-up DC-DC converter based on voltage multiplier cell and voltage-stacking techniques for renewable energy applications. Energies 11(1632):1–8
- Figueres E, Garcera G, Sandia J, Gonzalez-Espin F, Rubio J (2009) Sensitivity study of the dynamics of three-phase photovoltaic inverters with an LCL grid filter. IEEE Trans Ind Electron 56(3):706–717
- Franceschini G, Lorenzani E, Cavatorta M, Bellini A (2008) A boost: a high-power three-phase step-up full-bridge converter for automotive applications. IEEE Trans Ind Electron 55(1):173–183





**Interval V Interval VI** 

- Ganesan R, Prabhakar M (2014) Non-isolated high step-up interleaved boost converter. Int J Power Electron 6(3):288–296
- Hwu K, Yau Y (2009) An interleaved ac–dc converter based on current tracking. IEEE Trans Ind Electron 56(5):1456–1463
- Jemei S, Hissel D, Pera M, Kauffmann J (2008) A new modeling approach of embedded fuel-cell power generators based on artificial neural network. IEEE Trans Ind Electron 55(1):437–447
- Liu X, Xhang X (2019) Interleaved high step-up converter with coupled inductor and voltage multiplier for renewable energy system. CPSS Trans Power Electron Appl 4(4):299–306
- Lopez O, Teodorescu R, Doval-Gandoy J (2006) Multilevel transformerless topologies for single-phase grid-connected converters. In: Proceedings of IEEE IECON, pp 5191–5196
- Salary E, Banaei M, Ajami A (2017) Design of novel step-up boost DC/DC converter. Iran J Sci Technol Trans Electr Eng 41:13–22
- Scarpa V, Buso S, Spiazzi G (2009) Low-complexity MPPT technique exploiting the PV module MPP locus characterization. IEEE Trans Ind Electron 56(5):1531–1538



- <span id="page-11-0"></span>Shimizu T, Hashimoto O, Kimura G (2003) A novel high-performance utility-interactive photovoltaic inverter system. IEEE Trans Power Electron 18(2):704–711
- Tang Y, Fu D (2015) Hybrid switched-inductor converters for high step-up conversion. IEEE Trans Ind Electron 12:324–330
- Todorovic M, Palma L, Enjeti P (2008) Design of a wide input range dc–dc converter with a robust power control scheme suitable for fuel cell power conversion. IEEE Trans Ind Electron 55(3):1247–1255
- Yang L, Liang T, Chen J (2009) Transformerless DC-DC converters with high step-up voltage gain. IEEE Trans Ind Electron 56(8):3144–3152
- Zhou L, Zhu B-X, Luo Q-M, Chen S (2014) Interleaved non-isolated high step-up dc/dc converter based on the diode-capacitor multiplier. IET Power Electron 7(2):390–397

