#### **ORIGINAL ARTICLE - ELECTRONICS, MAGNETICS AND PHOTONICS**



# **Improving Electrical Stability of a‑InGaZnO Thin‑Film Transistors with Thermally Deposited Self‑Assembled Monolayers**

Mingyu Kim<sup>1</sup> · Seong-Yong Cho<sup>1</sup> · Youn-Seob Shin<sup>1</sup> · Yeong-Cheol Seok<sup>1</sup> · Hye-Won Kim<sup>1</sup> · Ji-Yeon Yoon<sup>1</sup> · Rino Choi<sup>1</sup> · **Jeong‑Hwan Lee[1](http://orcid.org/0000-0002-2276-4912)**

Received: 29 May 2020 / Accepted: 19 June 2020 / Published online: 3 July 2020 © The Korean Institute of Metals and Materials 2020

#### **Abstract**

Amorphous InGaZnO (a-IGZO) TFTs become mainstream at the forefront of display backplanes and are actively expanding their area for next-generation optoelectronic devices such as fexible and transparent displays. For fexible displays, low temperature processed passivation technology is required to keep the reliability of the electrical properties in a-IGZO TFTs without damaging fexible plastic substrates. Here, we proposed a low-temperature passivation process using a dual-chamber system. A high-quality passivation layer composed of octadecyl-trichlorosilane was formed at 140 °C under vacuum on the back-channel of a-IGZO TFTs using the system. The thermally deposited self-assembled monolayers (SAMs) enable the formation of hydrophobic surfaces on a-IGZO TFTs, leading to the protection of the back-channel against water and oxygen efficiently. As a result, the electrical characteristics such as the threshold voltage shift, hysteresis, field-effect mobility, and negative bias stress of the SAM treated TFTs were signifcantly improved compared to those of the control TFTs.

#### **Graphic Abstract**



**Keywords** Oxide thin-flm transistor · InGaZnO · Reliability · Self-assembled monolayer · Low-temperature passivation

 $\boxtimes$  Rino Choi Rino.Choi@inha.ac.kr

 $\boxtimes$  Jeong-Hwan Lee jeong-hwan.lee@inha.ac.kr

<sup>1</sup> Department of Materials Science and Engineering, Inha University, 100 Inha-ro, Michuhol-gu, Incheon 22212, Republic of Korea

## **1 Introduction**

Amorphous InGaZnO (a-IGZO) thin-flm transistors (TFTs) have been successfully commercialized in the fat-panel display market owing to their outstanding electrical and mechanical performances such as high mobility, good uniformity, low-cost fabrication process, large-area scalability,

fexibility, and high transparency compared to conventional hydrogenated amorphous silicon (a-Si:H) and low-temperature polycrystalline silicon (LTPS) TFTs [\[1](#page-4-0)[–7](#page-4-1)]. Moreover, a-IGZO TFTs are recently at the forefront of backplane electronics and are actively trying to expand their area to ultra-high-resolution, fexible, and transparent display applications for next-generation optoelectronic devices [[5,](#page-4-2) [8](#page-4-3)[–13](#page-4-4)].

From the practical point of view, one of the challenges in a-IGZO TFTs is the passivation technology to achieve a reliable electrical characteristic to supply a uniform electrical current/bias to individual pixels, along with a low process temperature for fexible electronic applications. However, a-IGZO TFTs are typically very sensitive to moisture and oxygen, which readily give rise to a continuous increase in threshold voltage  $(V<sub>th</sub>)$  or degradation of subthreshold slope (SS) in the transfer characteristics of the devices  $[8-10, 10]$  $[8-10, 10]$  $[8-10, 10]$ [14–](#page-4-6)[16\]](#page-5-0). Therefore, an efficient protective or passivating layer is quite necessary to keep the reliability of the electrical properties in a-IGZO TFTs. The conventional passivating layers are mostly composed of inorganic materials such as  $Si<sub>3</sub>N<sub>4</sub>$ ,  $SiO<sub>2</sub>$ , and  $Al<sub>2</sub>O<sub>3</sub>$  [\[17,](#page-5-1) [18](#page-5-2)]. However, they inevitably induced the degradation of device properties by plasma damage due to ion bombardment [[18–](#page-5-2)[20\]](#page-5-3), and also have the disadvantage to make fexible electronic devices based on plastic substrates due to the high process temperature.

Self-assembled monolayer (SAM) consisting of a proper head, tail, and functional end group is a good alternative for the damage-free passivating layer under low process temperature because the SAM process is typically mild, plasma free, chemically stable, and has a strong cohesion on the IGZO surface [[19](#page-5-4)[–24\]](#page-5-5). Therefore, a smooth and densely packed SAM-layer can be formed on the IGZO back-channel, which can efficiently protect it against moisture and oxygen by generating a hydrophobic surface on the IGZO TFTs. Furthermore, SAMs actively react with hydroxide (–OH) bonds, so that they can also efectively passivate the charge-carrier trap sites on the channel surface of a-IGZO TFTs. However, the fabrication processes for the formation of a SAM-passivating layer have been restricted to solutionbased technologies such as spin casting, dip-coating, and immersive method, leading to the formation of disordered or clumpy SAM layers on the IGZO channel [\[25–](#page-5-6)[27](#page-5-7)]. In this case, the quality of the SAM layer strongly depends on the purity of the solvent and the treated environment during the process. As a result, the previous solution-processed technologies are not compatible with the conventional oxide TFT technology for large-area electronics and has a practical challenge for mass production.

In this work, a high-quality SAM passivating layer was formed by thermal evaporation using a homemade vacuum chamber. This method eliminates the direct contact of IGZO TFTs with the SAM solution as well as any other contamination components like water and oxygen. As a result, the surface of the IGZO TFTs was successfully passivated by an octadecyl-trichlorosilane (OTS) SAM layer forming a hydrophobic surface on the back-channel of TFTs. The IGZO TFTs with the SAM layer showed improved reliability in electrical performances compared to the control TFTs, even when exposed to water directly.

#### **2 Experiment**

The device structures of control and SAM-treated IGZO TFTs are shown in Fig. [1](#page-2-0)a. The devices have a bottom-gate and top-contact confguration. Highly doped Si substrates with a thermally oxidized 100-nm-thick  $SiO<sub>2</sub>$  insulating layer were precleaned with acetone and isopropanol for 10 min in an ultrasonication bath. After drying the substrates, UV-Ozone treatment was performed for 10 min. Then, a 30-nmthick IGZO  $(In_2O_3:Ga_2O_3:ZnO = 1:1:1)$  was deposited by radio-frequency (RF) magnetron sputter at 100 W for 185 s under mixed gas  $Ar:O<sub>2</sub>=9:1$  at 2 mTorr for working pressure condition. The sample is annealed at 400 °C for 1 h in a box furnace. For source and drain electrodes, 50-nm-thick tungsten was deposited by DC sputtering and patterned by a lift-off process. The channel width  $(W)$  and length  $(L)$  of the IGZO TFTs are 250 and 50 µm, respectively. Some of them were additionally treated with OTS to form a SAM passivation layer on the IGZO TFTs. All the samples were measured by Agilent 4155C semiconductor analyzer at room temperature in a dark chamber under an air ambient condition. For the stability test against water, both control and SAM treated TFT devices were dipped into deionized (DI) water for 6 h before the measurement.

## **3 Results and Discussion**

The SAM passivating layer was formed by a thermal evaporation process under vacuum using a homemade self-assembled monolayer deposition (SAMD) system, as depicted in Fig. [1](#page-2-0)a. The SAMD system consists of two parts. One is a heating stage to convert a liquid-phase of the SAM material to a vapor phase, and the other is a deposition stage to achieve a passivation layer on a target surface. This dual-chamber system can completely isolate the target surface from a SAM solution and keep TFTs clean against oxygen and water as well as any solvent before the growth of the SAM layer under vacuum. The detailed process of the SAM deposition is as follows. As a SAM material is evaporated on the upper stage at a high temperature, the vapor phase of the SAM material fows into the bottom side due to a vacuum pump underneath. When the vapor phased SAM materials reach and interact with the target surface, densely grown SAM passivation layers can



<span id="page-2-0"></span>**Fig. 1 a** Schematic diagram of the self-assembled monolayer deposition (SAMD) system and the cross-sectional view of SAM treated IGZO TFT. The water contact angle of **b** control and **c** SAM treated IGZO TFT. **d** The molecular structure of octadecyl-trichlorosilane (OTS)

be formed eventually on it. For the passivation process, we preheated the chamber to be 140 °C. Then, we put a drop of ODTS (100 μl) on a glass plate placed on the upper stage and put the IGZO TFTs on the bottom stage simultaneously. Once we switched on the vacuum valve, the deposition of the SAM layer started. After the passivation process, contact angle measurements were conducted on the surface of the control as well as the SAM treated IGZO TFTs using deionized water, as shown in Fig. [1](#page-2-0)b, c. While the control devices have an average water contact angle of 49°, the SAM-passivated devices have a higher average contact angle of 90° compared to the control devices due to the long alkyl chains in ODTS, which efficiently induce the hydrophobic surface. The results indicate that ODTS was well deposited and formed on the surface.

The effect of the SAM passivation layer was confirmed by measuring the electrical properties of the TFT devices. Figure [2](#page-3-0) presents the transfer and output characteristics of the control and passivated devices. Notably, the SAM passivation layer contributes signifcantly to enhance the electrical performance of the IGZO TFTs since the layer keeps the surface clean from the water and oxygen [[26\]](#page-5-8). Furthermore, we investigate that 20 SAM-TFTs yield an average mobility  $\mu_{FE} = 7.40 \pm 0.173 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ,  $V_{th} = -0.20 \pm 0.115 \text{ V}$ , and  $\Delta V = 0.57 \pm 0.053$  V, as shown in Fig. [2](#page-3-0)c, d, and Table [1.](#page-3-1) However, 20 control-TFTs show an average mobility  $\mu_{FE}$ = 5.87 ± 0.500 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, V<sub>th</sub> = -0.34 ± 0.107 V, and  $\Delta V = 0.92 \pm 0.142$  V. The results indicate that the thermally deposited SAM passivation layer is well developed on the

back-channel of the IGZO TFTs, and the layer protects the surface efficiently against a harmful environment.

Figure [3](#page-4-7) shows the transfer and output curves of both the control and SAM treated IGZO TFTs after dipping them into DI water for 6 h. Without the SAM passivation, the IGZO TFTs presented the destruction of the hysteresis characteristics, attributing to the absorption of the water molecules on the oxide back-channel surface [[8–](#page-4-8)[10,](#page-4-5) [14\]](#page-4-6). Meanwhile, the hysteresis characteristics of the SAM treated TFTs are slightly affected by the water molecules since the SAM passivation layer efectively prevents the penetration of the water molecules into the oxide back-channel. The results are consistent with the water contact angle measurement before and after the SAM passivation shown in Fig. [1](#page-2-0).

The degradation of the IGZO TFTs was further investigated under negative bias stress (NBS) condition  $(V<sub>G</sub> = -15 V)$ , as shown in Fig. [4](#page-4-9). The control devices without the SAM passivation layer show the abrupt shift of the threshold voltage toward negative bias depending on the measurement time. The value of the threshold shift,  $\Delta V_{th}$ , is estimated to be −7.88 V after 3600 s in control TFTs, as shown in Fig. [4](#page-4-9)a. This result is owing to the feld-induced water absorption on the oxide back-channel, leading to the increment of the electron donors on the surface [\[26–](#page-5-8)[28\]](#page-5-9). The generated donor states create electron traps considerably on the surface, which makes the hysteresis severe in control TFTs. On the other hand, the  $V_{th}$  shift of the SAM treated TFTs under the NBS condition is signifcantly reduced to −1.22 V after 3600 s (Fig. [4](#page-4-9)b), which indicates that the



<span id="page-3-0"></span>**Fig. 2 a** Transfer and **b** output curve of control and SAM treated IGZO TFTs. Statistical variations of 20 TFTs on **c** V<sub>th</sub> and hysteresis, **d** field effect mobility  $\mu_{FE}$  and Saturation mobility  $\mu_{sat}$ 

<span id="page-3-1"></span>

SAM passivation does improve the NBS reliability of the IGZO TFTs by preventing the water absorption on the back-channel.

# **4 Conclusion**

In summary, we proposed the low-temperature passivation process for the stability enhancement of the IGZO TFTs using the thermal-deposition passivating system. Using the system, the octadecyl-trichlorosilane, SAM material, was successfully formed on the IGZO TFT backchannel at 140 °C under vacuum. Notably, the thermally deposited SAM passivation layers efficiently protected the back-channel of the IGZO TFTs against moisture and oxygen. The TFTs with the SAM passivation layer showed improved  $V_{th}$ , mobility, and hysteresis characteristics compared to control TFTs without the layer. Furthermore, the SAM layer signifcantly enhanced the NBS reliability of the IGZO TFTs. These results are attributed to the formation of the high-quality passivating layer, which keeps the oxide back-channel clean against harmful contamination components. The process has the advantage of being able to create a high-quality passivation layer at a low temperature compared to other passivation processes. We believe this process is compatible with the conventional oxide TFT technology on large-area and fexible electronics for mass production.



<span id="page-4-7"></span>**Fig. 3 a** The transfer and **b** output curves of both the control and SAM treated IGZO TFTs after dipping them into deionized water for 6 h

**Acknowledgements** This work was supported by INHA University research grant (Grant No. 63090-01).

## **References**

- <span id="page-4-0"></span>1. Lin, W.K., Liu, K.C., Chang, S.T., Li, C.S.: Room temperature fabricated transparent amorphous indium zinc oxide based thin flm transistor using high-κ HfO2 as gate insulator. Thin Solid Films **520**, 3079–3083 (2012)
- 2. Lee, E., et al.: Improved electrical performance of a sol–gel IGZO transistor with high-k Al2O3 gate dielectric achieved by post annealing. Nano Converg. **6**, 24 (2019)
- 3. Tan, C.M., Chen, X.: Degradation mechanisms in gate-allaround silicon Nanowire feld efect transistor under electrostatic discharge stress—a modeling approach. Nano Converg. **1**, 11 (2014)
- 4. Park, S.-H.K., et al.: 4.3: invited paper: high mobility oxide TFT for large area high resolution AMOLED. SID Symp. Dig. Tech. Pap. **44**, 18–21 (2013)
- <span id="page-4-2"></span>5. Yu, X., Marks, T.J., Facchetti, A.: Metal oxides for optoelectronic applications. Nat. Mater. (2016). [https://doi.org/10.1038/](https://doi.org/10.1038/nmat4599) [nmat4599](https://doi.org/10.1038/nmat4599)
- <span id="page-4-8"></span>6. Huang, H.Y., et al.: Improvement of electrical performance of InGaZnO/HfSiO TFTs with 248-nm excimer laser annealing. Electron. Mater. Lett. **10**, 899–902 (2014)



<span id="page-4-9"></span>**Fig. 4** Transfer characteristics of **a** control, and **b** SAM treated IGZO TFT under negative bias stress at  $V_G = -15$  V for 3600 s

- <span id="page-4-1"></span>7. Xiao, P., et al.: Back-Channel-Etched InGaZnO Thin-Film Transistors with Au Nanoparticles on the Back Channel Surface. Electron. Mater. Lett. **16**, 115–122 (2020)
- <span id="page-4-3"></span>8. Kim, D.Y., Kim, M.J., Sung, G., Sun, J.Y.: Stretchable and refective displays: materials, technologies and strategies. Nano Converg. **6**, 21 (2019)
- Zhang, L., Xiao, W., Wu, W., Liu, B.: Research progress on fexible oxide-based thin flm transistors. Appl. Sci. (Switz.) (2019).<https://doi.org/10.3390/app9040773>
- <span id="page-4-5"></span>10. Yoon, J., et al.: Deep-ultraviolet sensing characteristics of transparent and fexible IGZO thin flm transistors. J. Alloys Compd. **817**, 152788 (2020)
- 11. Oh, T.: Tunneling phenomenon of amorphous indium-galliumzinc-oxide thin flm transistors for fexible display. Electron. Mater. Lett. **11**, 853–861 (2015)
- 12. Cho, S.H., et al.: Low temperature processed InGaZnO oxide thin film transistor using ultra-violet irradiation. Electron. Mater. Lett. **11**, 360–365 (2015)
- <span id="page-4-4"></span>13. Han, K.L., et al.: Comparative Study on Hydrogen Behavior in InGaZnO Thin Film Transistors with a SiO2/SiNx/SiO2 Bufer on Polyimide and Glass Substrates. Electron. Mater. Lett. **14**, 749–754 (2018)
- <span id="page-4-6"></span>14. Park, J.S., Jeong, J.K., Chung, H.J., Mo, Y.G., Kim, H.D.: Electronic transport properties of amorphous indium-gallium-zinc oxide semiconductor upon exposure to water. Appl. Phys. Lett. **92**, 2006–2009 (2008)
- 15. Kang, D., et al.: Amorphous gallium indium zinc oxide thin flm transistors: sensitive to oxygen molecules. Appl. Phys. Lett. **90**, 10–13 (2007)
- <span id="page-5-0"></span>16. Ding, X., et al.: Effect of  $O_2$  plasma treatment on density-ofstates in a-IGZO thin flm transistors. Electron. Mater. Lett. **13**, 45–50 (2017)
- <span id="page-5-1"></span>17. Hu, Z., et al.: Thermal stability of amorphous InGaZnO thin flm transistors passivated by AlOx layers. Solid State Electron. **104**, 39–43 (2015)
- <span id="page-5-2"></span>18. Zhou, Y., Dong, C.: Infuence of passivation layers on positive gate bias-stress stability of amorphous InGaZnO thin-flm transistors. Micromachines **9**, 603 (2018)
- <span id="page-5-4"></span>19. Son, K.S., et al.: Threshold voltage control of Amorphous gallium indium zinc oxide TFTs by suppressing back-channel current. Electrochem. Solid State Lett. **12**, 26–29 (2008)
- <span id="page-5-3"></span>20. Xiao, P., et al.: InGaZnO thin-flm transistors modifed by selfassembled monolayer with diferent alkyl chain length. IEEE Electron Device Lett. **36**, 687–689 (2015)
- 21. Lin, W.K., Liu, K.C., Chen, J.N., Hu, S.C., Chang, S.T.: The infuence of fabrication process on top-gate thin-flm transistors. Thin Solid Films **519**, 5126–5130 (2011)
- 22. Jang, S., et al.: Hybrid dielectrics composed of Al2O3 and phosphonic acid self-assembled monolayers for performance improvement in low voltage organic feld efect transistors. Nano Converg. **5**, 20 (2018)
- 23. Xiao, P., et al.: InGaZnO thin-flm transistors with back channel modifcation by organic self-assembled monolayers. Appl. Phys. Lett. **104**, 051607 (2014)
- <span id="page-5-5"></span>24. Xie, H., Liu, G., Zhang, L., Zhou, Y., Dong, C.: Amorphous oxide thin flm transistors with nitrogen-doped hetero-structure channel layers. Appl. Sci. **7**, 1099 (2017)
- <span id="page-5-6"></span>25. Cho, S.H., et al.: Efect of self-assembled monolayer (SAM) on the oxide semiconductor thin flm transistor. IEEE/OSA J. Disp. Technol. **8**, 35–40 (2012)
- <span id="page-5-8"></span>26. Zhong, W., Li, G., Lan, L., Li, B., Chen, R.: InSnZnO thin-flm transistors with vapor- phase self-assembled monolayer as passivation layer. IEEE Electron Device Lett. **39**, 1680–1683 (2018)
- <span id="page-5-7"></span>27. Kim, Y.H., Kim, H.S., Han, J.I., Park, S.K.: Solvent-mediated threshold voltage shift in solution-processed transparent oxide thin-flm transistors. Appl. Phys. Lett. **97**, 2008–2011 (2010)
- <span id="page-5-9"></span>28. Jeong, J.K., Won Yang, H., Jeong, J.H., Mo, Y.G., Kim, H.D.: Origin of threshold voltage instability in indium-gallium-zinc oxide thin flm transistors. Appl. Phys. Lett. **93**, 8–11 (2008)

**Publisher's Note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.