# Temperature and Duration Effects on Microstructure Evolution during Copper Wafer Bonding

## K.N. CHEN,<sup>1,2</sup> A. FAN,<sup>1</sup> C.S. TAN,<sup>1</sup> and R. REIF<sup>1</sup>

1.—Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, MA 02139. 2.—E-mail: knchen@mit.edu

Interfacial morphologies during Cu wafer bonding at bonding temperatures of 300–400°C for 30 min followed by an optional 30-min or 60-min nitrogen anneal were investigated by means of transmission electron microscopy (TEM). Results showed that increased bonding temperature or increased annealing duration improved the bonding quality. Wafers bonded at 400°C for 30 min followed by nitrogen annealing at 400°C for 30 min, and wafers bonded at 350°C for 30 min followed by nitrogen annealing at 350°C for 60 min achieve the same excellent bonding quality.

Key words: Copper (Cu), wafer bonding, microstructure

#### **INTRODUCTION**

While dimensional scaling has consistently improved device gate-switching delay, it has a reverse effect on global interconnects.<sup>1</sup> Global interconnects resistance-capacitance (RC) delay has increasingly become a circuit performance-limiting factor, especially in the deep submicron regime. Even though the introduction of Cu/low-K materials has improved the RC delay, this is not a long-term solution because of the need of a higher resistivity, diffusionbarrier material of finite thickness in Cu metallization as well as surface electron-scattering effects.<sup>2</sup> In seeking a long-term solution, the International Technology Roadmap for Semiconductors has outlined three-dimensional (3-D) interconnects as a promising option that allows shorter global interconnects and, hence, improved RC delay.<sup>3</sup> High-density device packaging and heterogeneous systems integration are among other potential advantages offered by 3-D integration.

Possible technology options to realize a 3-D structure include Si recrystallisation<sup>4,5</sup> and wafer bonding.<sup>6,7</sup> Wafer bonding can be carried out using a dielectric or a conductive layer as the bonding interface. Several research results on Cu wafer bonding have been reported.<sup>8-11</sup> This paper presents a complete picture of the effects of bonding temperature and duration on the microstructure evolution during Cu wafer bonding.

#### **OVERVIEW OF PREVIOUS RESULTS**

Wafers coated with Cu exhibit good bond properties when contact occurs at 400°C/4,000 mbar for 30 min, followed by an anneal at 400°C for 30 min in N<sub>2</sub> ambient atmosphere. The microstructure morphologies of bonded copper wafers were examined by means of transmission electron microscopy (TEM). The distribution of different defects shows that the bonded layer became a homogeneous layer under this bonding condition. An energy dispersion spectrometer study indicated that oxygen distribution in the bonded layer is uniform and sparse.<sup>9</sup>

For Cu wafers bonded at 400°C for 30 min followed by a nitrogen anneal at 400°C for 30 min, morphologies of nondistinct, zigzag, and distinct interfaces in the bonded layer were observed. A strong relationship between the roughness of surfaces prior to bonding and bonding initiation was found. Possible mechanisms were proposed to explain the observed morphologies. In addition, the role of atomic diffusion and that of annealing effects during bonding was discussed.<sup>10</sup>

Evolution of grain orientations of Cu-Cu bonded wafers during bonding and annealing were studied by means of electron diffraction and x-ray diffraction. An abnormal (220) grain growth was observed during the initial bonding process. Upon annealing, the preferred grain orientation of the whole film shifts from (111) to (220). The effects of yielding stress and energy minimization are possible reasons for the evolution of the preferred grain orientation.<sup>11</sup>

<sup>(</sup>Received March 6, 2003; accepted April 25, 2003)

Although we have explored several material properties and issues during Cu wafer bonding in previous studies, those results were based on the same bonding condition: the wafer pair was bonded at 400°C for 30 min followed by a nitrogen anneal at 400°C for 30 min. To get a more complete picture of microstructure evolution during Cu wafer bonding, experiments based on different bonding temperatures and bonding/annealing duration are necessary. This paper introduces the experimental method and presents and discusses the results.

#### **EXPERIMENTAL PROCEDURE**

The 50-nm Ta and 30-nm Cu layered structures were electron-beam deposited on N-type, (100) 4-in. Si wafers. Before bonding, wafers were dipped in 1:1 (by volume)  $H_2O$ :HCl for 30 sec to remove the native oxide on the Cu surface. The Ta layer acts as a Cu diffusion barrier.

After HCl treatment, wafers were ready to be bonded in the Electronic Vision EV 450 Aligner and AB1-PV bonder. The detailed bonding procedures are the same as in Ref. 9. A 4,000-mbar force was applied for 30 min at the bonding temperature. Afterward, it required 2 h to cool the wafers to room temperature. Some bonded wafers were then annealed at the bonding temperature in a diffusion furnace in N<sub>2</sub> ambient for 30 min or 60 min. The bonding temperatures were 400°C, 350°C, and 300°C.

A JEOL-200CX scanning transmission electron microscope (Japan Electron Optics, Tokyo) and a JEOL-2010 transmission electron microscope were used to examine the interfacial morphologies of the Cu-Cu bonded wafer. During the TEM sample preparation, the samples were kept below 120°C to avoid grain growth.

#### RESULTS

Figures 1 and 2 show typical bonded interfacial morphologies. Figure 1 shows a well-bonded layer. The original interface has disappeared, and only a homogeneous grain structure can be observed. In Figure 2, however, the original interface is still clearly observed on the left side, while no interface can be observed on the right side. Table I summarizes the TEM results of the interfacial morphologies on Cu bonded wafers under different bonding conditions. The bonding temperature ranges from 300°C to 400°C. A well-bonded wafer pair is achieved at 400°C. To minimize manufacturing cost and possible damage to device structures during bonding, lower







Fig. 2. The TEM image of the Cu-Cu layer bonded at 400°C for 30 min.

 Table I. The Transmission Electron Microscopy Observation Results of Interfacial Morphologies on Cu

 Bonded Wafers under Different Bonding Conditions

| Bonding<br>Temperature<br>400°C | Bonding Duration                    |                     |                                      |                     |                                                    |                      |
|---------------------------------|-------------------------------------|---------------------|--------------------------------------|---------------------|----------------------------------------------------|----------------------|
|                                 | 30-Min Bonding                      |                     | 30-Min Bonding +<br>30-Min Annealing |                     | <b>30-Min Bonding</b> +<br><b>60-Min Annealing</b> |                      |
|                                 | Grain:<br>Interface:<br>TEM failed: | Few<br>Most<br>Few  | Grain:<br>Interface:<br>TEM failed:  | Most<br>Some<br>Few | Grain:<br>Interface:<br>TEM failed:                | Most<br>Some<br>Few  |
| 350°C                           | Grain:<br>Interface:<br>TEM failed: | Few<br>Some<br>Some | Grain:<br>Interface:<br>TEM failed:  | Some<br>Some<br>Few | Grain:<br>Interface:<br>TEM failed:                | Most<br>Some<br>Few  |
| 300°C                           | Grain:<br>Interface:<br>TEM failed: | Few<br>Some<br>Some | Grain:<br>Interface:<br>TEM failed:  | Few<br>Some<br>Some | Grain:<br>Interface:<br>TEM failed:                | Some<br>Some<br>Some |

Temperature and Duration Effects on Microstructure Evolution during Copper Wafer Bonding

bonding and anneal temperatures are desirable. Three different bonding and anneal times were examined: 30-min bonding without further annealing, 30-min bonding followed by 30-min annealing, and 30-min bonding followed by 60-min annealing. In previous work, a 30-min bonding and 30-min annealing was found to be necessary to remove the bonding interface for wafers bonded at  $400^{\circ}$ C.<sup>9</sup>

Two major bonding morphologies have been observed in the bonded layer.<sup>9-11</sup> In one morphology, the original bonding interface still exists after bonding. In the other one, the bonding interface disappears, and a whole grain structure appears after bonding. Therefore, TEM morphologies can be sorted into three categories: (1) no interface but grain structure (identified as Grain in Table I), (2) interface structure (identified as Interface in Table I), and (3) failure of the TEM sample (identified as TEM failed in Table I). Figure 3a-c shows the corresponding schematic diagrams. The bonded morphology showing a whole grain structure without the original bonding interface is expected to exhibit a high bonding strength. In the case where the bonding interface still exists in the layer, however, it suggests that the structure has acquired sufficient but not maximum bonding strength. In other words, the grain structures of the two bonded layers did not have enough energy to completely remove the bonding interface. Finally, if the TEM sample fails during preparation, it is treated here as poor bonding strength.

For each bonding condition, several bonded wafer pairs were prepared to access the reliability/reproducibility of these results. Samples cut from different areas of each bonded wafer pair were used for TEM observation. Results gathered from different areas of different wafers are qualitatively classified into three categories: "Most" means more than 66% of the observed bonded area belong to this morphology; "Some" means 33–66% of the observed bonded area belong to this morphology; and "Few" means less than 33% of the observed bonded area belong to this morphology. Not only can this method easily distinguish the bonding quality of an individual bonding condition, but also show the bonding quality trend as a function of temperature and process duration.

As indicated in Table I, the bonding interface still exists in the wafer pair bonded at 400°C for 30 min. Whole grain-structure morphology and TEM sample failure are rare. After a 30-min annealing, however, the major morphology in the bonded layer becomes that of a whole grain structure, and most of the original interface has disappeared. In addition, there are only very few failed TEM samples during sample preparation. This suggests that the bonding quality is strong and relatively uniform under this condition, which is consistent with previous observations.<sup>9,11</sup> When the annealing time is increased to 60 min, the morphology composition is almost the same as that corresponding to the 30-min annealing. This suggests that the bonding strength does not further increase.

When the bonding temperature is decreased to 350°C and 300°C, the number of failed TEM samples increases for all bonding conditions. At the same time, the possibility of a whole grain structure in the bonded layer is low. For example, at 300°C, the morphology of the bonded layer corresponding to the 30-min bonding followed by 30-min annealing only shows a relatively small fraction of the no-interface "grain" structure, while this is the major morphology at 400°C under the same bonding condition. These results suggest that the bonding strength decreases when the bonding temperature decreases.

Furthermore, at all bonding temperatures explored here, the fraction of no-interface grainstructure morphology increases, while the fraction of TEM sample failure decreases when there is a post-bonding anneal in nitrogen. This suggests that post-bonding, consistent with our previous results at 400°C.<sup>9</sup> At 300°C and 350°C, increasing annealing duration also showed improvements in bond strength.

It is interesting to note that the interfacial morphologies at 350°C and 300°C, unlike those at 400°C, still changed with annealing time up to 60 min. This suggests that the bonding strength at 300°C and 350°C can still be improved by increasing the annealing duration further.

### DISCUSSION

Several important observations can be made from Table I. When the bonding temperature is increased, the bonding quality improves. At higher temperature, diffusion and grain growth during bonding are enhanced. Strong interdiffusion of the atoms from two originally distinct Cu layers probably increases the bonding strength. Further grain growth also helps remove the bonding interface,



Fig. 3. The schematic diagrams of three catalogs for possible TEM observation results of Cu bonded layer: (a) no interface but grain structure (identified as Grain in Table I), (b) interface structure (identified as Interface), and (c) failure of TEM sample (identified as TEM failed).

thus creating a whole grain structure. Finally, at a temperature of 400°C, the bonding quality becomes excellent.

Further anneals after bonding also improve the bonding quality. After bonding at a temperature higher than room temperature, the bonded wafer cools down to room temperature. When the bonded wafer is undergoing annealing, the temperature of the microstructure in the bonded layer is increased again. Consequently, the grains grow again during annealing, and this will further remove the bonding interface. This explains the no-interface grain structure observed as the main morphology in wafers further annealed at 400°C for 30 min. The microstructure appears to be a stable stage, and most of the grains seem to have stopped growing. Therefore, further annealing will not change the major morphology, which is why the interfacial morphology corresponding to 60-min annealing is the same as that corresponding to 30-min annealing.

At lower temperatures, such as 300°C and 350°C, annealing still improves the bonding quality, but it takes longer to reach a stable state. Unlike at 400°C, it is interesting that the major morphologies still change when the annealing time is increased from 30 min to 60 min at 300°C and 350°C. This is also understandable. Compared with 400°C, in the 300°C and 350°C samples, the bonded layers may not have enough energy to allow grain growth to the stable state after 30 min of annealing. The major morphologies will continue to change with anneal time until the stable state is reached (i.e., until the interface is removed).

We have shown that wafers bonded at 400°C for 30 min followed by nitrogen annealing at 400°C for 30 min will reach a strong bond quality. From the manufacturing viewpoint, the bonding and annealing temperature should be kept as low as possible, but it is also desirable to reduce bonding and annealing time. One advantage of a lower bonding temperature is cost savings. Another advantage is the potential to avoid destroying device components. An alternative bonding condition that achieves the same bonding quality is 350°C for 30 min followed by nitrogen annealing at 350°C for 60 min.

### CONCLUSIONS

Copper-bonded morphologies were investigated by means of TEM at different bonding conditions. The bonding temperature range was examined 300-400°C. The bonding time was kept at 30 min, and some wafers were annealed in nitrogen for 30 min or 60 min. The results show that the bonding quality improves when either bonding temperature increases or post-bonding annealing is used. The increase of the annealing time beyond 30 min improved the bonding quality when the wafers were bonded at 300°C or 350°C. Wafers bonded at 400°C for 30 min followed by nitrogen annealing at 400°C for 30 min, and wafers bonded at 350°C for 30 min followed by nitrogen annealing at 350°C for 60 min achieved the same excellent bonding quality.

#### ACKNOWLEDGEMENTS

This paper acknowledges support from the MARCO Focused Research Center on Interconnects, which is funded at the Massachusetts Institute of Technology, through a subcontract from the Georgia Institute of Technology.

#### REFERENCES

- 1. D. Sylvester and C. Hu, Proc. IEEE 89, 634 (2001).
- P. Kapur, J.P. McVittie, and K.C. Saraswat, Proc. IEEE Interconnect Technology Conf. (Piscataway, NJ: IEEE, 2001), pp. 233-235.
- International Technology Roadmap for Semiconductors 2001 (San Jose, CA: Semiconductor Industry Association, 2001).
- V. Subramaniam, M. Toita, N.R. Ibrahim, S.J. Souri, and K.C. Saraswat, *IEEE Electron Dev. Lett.* 20, 341 (1999).
- V.W.C. Chan, P.C.H. Chan, and M. Chan, *IEEE Electron* Dev. Lett. 22, 77 (2001).
- A. Fan, A. Rahman, and R. Reif, *Electrochem. Solid-State* Lett. 2, 534 (1999).
- 7. J.-Q. Lu et al., *Proc. IEEE Interconnect Technology Conf.* (Piscataway, NJ: IEEE, 2002), pp. 78–80.
- R. Reif, A. Fan, K.N. Chen, and S. Das, *Proc. Int. Symp.* on *Quality Electronics Design* (Los Alamitos, CA: IEEE Computer Society, 2001), pp. 33–37.
- 9. K.N. Chen, A. Fan, and R. Reif, J. Electron. Mater. 30, 331 (2001).
- K.N. Chen, A. Fan, and R. Reif, J. Mater. Sci. 37, 3441 (2002).
- K.N. Chen, A. Fan, C.S. Tan, and R. Reif, *Appl. Phys. Lett.* 81, 3774 (2002).