

# The Fundamental Primitives with Fault-Tolerance in Quantum-Dot Cellular Automata

Mengbo Sun<sup>1</sup>  $\cdot$  Hongjun Lv<sup>1</sup>  $\cdot$  Yonggiang Zhang<sup>1</sup>  $\cdot$  Guangjun Xie<sup>1</sup>

Received: 20 March 2017 /Accepted: 16 March 2018 /Published online: 17 April 2018 © Springer Science+Business Media, LLC, part of Springer Nature 2018

#### Abstract

Since conventional CMOS technology has met its development bottleneck, an alternative technology, quantum-dot cellular automata (QCA), attracted researchers' attention and was studied extensively. The manufacturing process of QCA, however, is immature for commercial production because of the high defect rate. Seeking for designs that display excellent performance shows significant potentials for practical realizations. In the paper we propose a  $5 \times 5$  module, which not only can implement three-input majority gate but also can realize five-input majority gate by adding another two inputs. A comprehensive analysis is made in terms of area, number of cells, energy dissipation and fault tolerance against single-cell omission defects. In order to testify the superiority of the proposed designs, preexisting related designs are tested and compared. Weighing up above four kinds of factors and technical feasibility, proposed majority gates perform fairly well. Further, we take full adders and multi-bit adders as illustrations to display the practical application of proposed majority gates. The detailed comparisons with previous adders reveal that proposed  $5 \times 5$  module behaves well in circuits, especially the high degree of fault tolerance and the relatively small area, complexity and QCA cost, thereby making it more suitable for practical realizations in large circuit designs.

Keywords Quantum-dot cellular automata . Three and five-input majority gates . Adder . Fault tolerance

# 1 Introduction

Conventional CMOS technology has encountered some challenges, such as physical scalability limits, leakage power con-sumption, and short channel effects [[18](#page-12-0)]. Under the circumstance, a large amount of research on nano-scale has been done extensively. Quantum-dot cellular automata (QCA), a promising alternative technology with potential advantages of fast speed, high density and ultra-low power consumption [[27,](#page-12-0)

Responsible Editor: C. Metra

 $\boxtimes$  Guangjun Xie [gjxie8005@hfut.edu.cn](mailto:gjxie8005@hfut.edu.cn)

> Mengbo Sun mbsun@mail.hfut.edu.cn

Hongjun Lv lvhongjun1958@sina.com

Yongqiang Zhang ahzhangyq@mail.hfut.edu.cn

School of Electronic Science & Applied Physics, University of Technology, Hefei, China

[32\]](#page-12-0), offers a new method of computation and information transmission. QCA was first proposed by Lent et al. in 1993 [\[27\]](#page-12-0), and was developed rapidly in recent years. Some experimental devices have been fabricated and tested [[4](#page-12-0), [25](#page-12-0), [46\]](#page-13-0). To date, the implementation for multi-layer circuits has not been reported [\[5,](#page-12-0) [14\]](#page-12-0), while coplanar circuit have already been fabricated [\[32\]](#page-12-0).

The most distinct feature of QCA is that interaction between cells is absolute Columbic repulsion. Thus there is no current in circuits, which has a potential for extremely low energy dissipation, even makes it lower than traditional  $k_BT$ in the most optimistic condition [\[39,](#page-13-0) [40\]](#page-13-0). Nevertheless, as an emerging technology, it is necessary to characterize all aspects of QCA. Due to the small size and the fact that electrons actually involve in computation, power consumption is an important parameter. Analogous to conventional CMOS designs, power loss in clocked QCA circuit can be categorized into two types that are commonly used in circuit theory: switching power and leakage power [[39\]](#page-13-0). Switching power which depends on input combinations happens at the time when the cell is changing its state. Leakage power which has nothing to do with input states occurs when the clock goes up or falls down so as to 'depolarize' or 'polarize' a cell. The proportion of the two in total power dissipation relates

strongly to the clock energy. To solve the power consumption in QCA circuits, various estimation models have been proposed, of which two representatives are the accurate power dissipation model and the upper bound power dissipation model, proposed by John Timler et al. and Saket Srivastava et al., respectively [\[39,](#page-13-0) [41](#page-13-0)]. Power dissipation of QCA devices and circuits can be estimated using these models so that we can pick out the superior. QCAPro based on the upper bound power model can be used to assess the performance of QCA designs under power analysis attack, including average, maximum, and minimum power dissipation [[40](#page-13-0)].

Yet QCA technology has not been put into production heavily. One principal limitation is the high fault rate in manufacturing, particularly for molecular QCA, since it is difficult to be high precision within nanoscale. The fault rate has been predicted as high as 50% of the devices [\[17](#page-12-0), [48\]](#page-13-0). Any defect could result in possible invalidation of device functions. Thus a device with fault tolerance appears to be particularly significant in practice. Robustness and fault tolerance properties have been investigated during the past few years [\[23](#page-12-0), [34](#page-12-0)]. There are various types of defects that may occur in QCA devices during the fabrication, such as cell misalignment, cell displacement, cell omission, cell rotation and so on. Functionalities of a device may still exist when these defects happen, namely reliability. This is just the direction we are pursuing for. In this paper, we analyze the reliability of QCA designs in presence of single-cell omissions. The designs with the property of insensitiveness to cell omissions will show good prospects in further development.

The main aim of our work is to seek out a three and fiveinput majority gates with fault tolerance. In order to characterize the proposed majority gates, comparisons are made with their counterparts in terms of area, number of cells, energy dissipation and fault tolerance. By applying the proposed designs to practical circuits and comparing with relevant circuits, the functionality and practicability of them are verified.

The reminder of the paper is organized as follows: Section 2 presents QCA theoretical background and some basic devices. Elaborately selected and our proposed designs as well as their applications will be shown and discussed in Section [3.](#page-2-0) The simulation results of all circuits are displayed in Section [4.](#page-6-0) Finally, conclusions are given in Section [5](#page-10-0).

## 2 QCA

The elementary units in QCA are cells. A quantum cell can be viewed as a square with four dots positioned at the corners of it [[42](#page-13-0)]. The cell contains two extra mobile electrons which can quantum mechanically tunnel between dots within the cell but not cells. Due to Columbic repulsion, electrons always occupy the diagonal positions of square in the absence of any external influence. Thus, two possible polarization states, i.e. " $P = -1$ " and " $P = +1$ ", can be used to represent logic "0" and logic "1" respectively, as shown in Fig. 1a [[30\]](#page-12-0). There is another type of QCA cells, i.e. rotated cells, which are able to achieve the same result, as illustrated in Fig. 1b. The difference between these two types of cells is the way of information transmission according to Columbic repulsion of electrons. Two neighboring standard cells will achieve same polarization, while rotated cells will get reverse polarization. The rotated cells can be used to realize coplanar wire-crossing with standard cells.

Two fundamental building blocks utilized as critical elements in QCA circuits are inverters and majority gates [[35\]](#page-12-0). Since every QCA circuit can be implemented only using majority gates and inverters, efficient constructions of them are of great importance [[31\]](#page-12-0). Figure [2](#page-2-0) shows two frequently-used inverters.

As depicted in Fig. [3a](#page-2-0), a three-input majority gate is composed of five cells, with three input cells labeled as A, B, C, an output cell marked with  $F$  and the center one called device cell. The logic expression of it is  $F = M(A, B, C) = AB +$  $BC + AC$ . The output of majority gate depends on the values of given inputs that occupy the major, just like a voter. Twoinput "AND" gate or "OR" gate can be implemented by fixing a input into logic 0 or logic 1, respectively, as shown in Fig. [3b](#page-2-0) and c. The governing equations for "AND" and "OR" gates using 3-input majority gate are

$$
F = M(A, B, 0) = AB \tag{1}
$$

$$
F = M(A, B, 1) = A + B \tag{2}
$$

With "AND", "OR" and inverters, any logic function can be realized.

On account of the important role of 3-input majority gate in QCA, different designs have been investigated over last years. Even though the three-input majority gate in Fig. [3](#page-2-0)a is the simplest and the most elementary one, missing of any one cell could lead to defects. In Fig. [4](#page-3-0) six formerly proposed types of 3-input majority gates with fault tolerance are shown. Seeking for high degree of fault tolerance, low power dissipation, small area and number of cells is beneficial to future realization. These layouts are designed to balance above factors.

The logic function of five-input majority gate can be presented as:



Fig. 1 a Standard cells representing logic "0" and "1". b Rotated cells representing logic " $0$ " and "1"

<span id="page-2-0"></span>



 $F = M(A, B, C, D, E) = ABC + ABD + ABE + ACD$  $+ACE +ADE + BCD + BCE + BDE + CDE$ (3)

The equation for the instantaneous total power for a single QCA cell is written as

where 
$$
A
$$
,  $B$ ,  $C$ ,  $D$  and  $E$  are inputs and  $F$  is output.

Similar to 3-input majority gate, "AND" or "OR" gate can also be realized using 5-input majority gate. By forcing two of the five inputs' polarizations to  $-1$  or  $+1$ , a 3-input "AND" or "OR" gate is formed. As yet, several implementations of 5input majority gate have been reported, as shown in Fig. [5.](#page-3-0)

To minimize the power dissipation and hold the stable state of a QCA system consistently, the adiabatic switching mechanism, which is achieved by an external electric field, was introduced to solve the disadvantages of abrupt switching. This method is absolutely different from the clocking mechanism represented by the levels of voltage in CMOS-based circuits [[19](#page-12-0), [26](#page-12-0), [41\]](#page-13-0). During the adiabatic switching, QCA system can always not only remain in instantaneous ground state, but also gain the least amount of power consumption. As shown in Fig. [6](#page-4-0), the QCA clocking mechanism has four clocking zones, each of which is shifted from the previous one by 90° and has four phases: switch, hold, release and relax [[43\]](#page-13-0). At the beginning, the cells in a system stand at the relax state because the inter-dot tunnel barriers are controlled at the lowest level. With the gradually increased barriers over switch phase and peaking in hold state, the polarizations of the cells will encode the binary information. During the release phase the tunnel barriers decrease and then reach the lowest value at relax state, which results in the complete loses of polarization information in each cell and preparation for the next cycle [\[22](#page-12-0)].

 $P_{total} = \frac{dE}{dt} = \frac{\hbar}{2}$  $d\overrightarrow{\Gamma}$  $\frac{d\Gamma}{dt} \cdot \overrightarrow{\lambda} + \frac{\hbar}{2}$  $rac{\hbar}{2} \overrightarrow{\Gamma} \cdot \frac{d\overrightarrow{\lambda}}{dt}$  $\frac{\partial R}{\partial t} = P_1 + P_2$  (4)

where  $\overrightarrow{\Gamma}$  represents the real 3-D energy vector,  $\overrightarrow{\lambda}$  is the coherence vector. The first term  $P<sub>I</sub>$  in above equation represents the difference  $(P_{in} - P_{out})$  between power input  $(P_{in})$ and power output  $(P_{out})$  and the power  $(P_{clock})$  transferred from clocking signal. The second term  $P_2$  gives the dissipated power  $(P_{diss})$  that is exactly our concerned. In a quasiinfinite QCA array,  $P_{in}$  achieved from left neighboring cell is equal to  $P_{out}$  released power to the right neighboring cell. Moreover, in switch phase, with the increasing of inter-dot barrier, an amount of energy transfers from clocking to cell. Afterwards, most of the energy returns to clocking over lowering phase of barrier, which leads to a trivial power dissipation just named  $P_{diss}$ .

## 3 Proposed Fault-Tolerant Designs and Applications

#### 3.1 Proposed Designs

Fault-tolerant design in QCA is an essential subject for representation of suitable functionality of the circuits. Faults always occur without expectation during the

Fig. 3 Logic gates and schematics a Three-input majority logic gate. b AND gate. c OR gate



<span id="page-3-0"></span>Fig. 4 Previous fault-tolerant three-input majority gates a In [[9\]](#page-12-0). b In [[7\]](#page-12-0). c In [\[24\]](#page-12-0). d In [\[38](#page-13-0)]. e In [[3\]](#page-12-0). f In [\[8](#page-12-0)]



Fig. 5 Previous fault-tolerant five-input majority gates a In [[31\]](#page-12-0). b In [\[1\]](#page-12-0). c In [\[1](#page-12-0)]. d In [[8\]](#page-12-0). e In [[13\]](#page-12-0). f In [[10\]](#page-12-0)



<span id="page-4-0"></span>

Fig. 6 QCA four clocking phases within clock zones

assembly of a circuit, such as "misalignment" cells (quantum cells are shifted from their intended locations), "missing" cells (a quantum cell or several quantum cells is or are missing), "dislocation" cells (quantum cells are rotated relative to other cells in the array), all of which may result in the termination of function of circuits. In the paper, we focus on the defects of cell omissions. We propose two kinds of novel designs with respect to majority gates including 3-input and 5-input. Three-input majority gate in Fig. 7a and five-input majority gate in Fig. 7b are both based on a  $5 \times 5$  module. Three-input majority gate is added two more inputs to implement five-input majority gate, which is convenient to achieve the transformation between these two gates.

In order to authenticate the correctness and the functionality of our proposed designs as well as previously related designs, QCADesigner version 2.0.3 [[44\]](#page-13-0) with the bistable approximation engine setup summarized in Table 1 is used.







## 3.2 Physical Proof for Five-Input Majority Gate with One Cell Omission

Since proposed five-input majority gate has 27 cells and any cell missing could lead to invalidation of the design, we should check all the faults that may occur in cells to verify the correctness of the scheme. Here, as shown in Fig. [8](#page-5-0), we just prove one of the faults that occurs in the third row, forth column of the  $5 \times 5$  module. Similarly, other faults can be proved as well. Five inputs of the majority gate are assumed to  $A = C = E = 1$  and  $B =$  $D = 0$ . Figure [8](#page-5-0)a and b denote two possible states of the output  $F$ , respectively. By calculating the total electrostatic energy of these two configurations, we can find the more stable one with lower kink energy level. The electrostatic energy between two electrons is calculated using Eq.  $(5)$ .



<span id="page-5-0"></span>Fig. 8 Two configurations with one cell omission of a The one value for x1 and y1. b The zero value for x2 and y2



$$
U = \frac{kq_1q_2}{r} \tag{5}
$$

## 3.3 Application

where  $U$  is electrostatic energy between two electrons,  $k$  is a constant,  $q_1$  and  $q_2$  are electron charges, and r is distance between these two electrons.

By computing the electrostatic energy between 14 electrons and x, y respectively, the total electrostatic energy can be achieved. Further detailed calculation is shown in Table 2. The eventual results ( $U_{T_1} < U_{T_2}$ ) prove that the state in Fig. 8a is the more stable one. The functionality also can be verified using QCADesigner.

As mentioned earlier, many QCA designs including adders, multipliers, multiplexers etc. can be implemented based on majority gates. Two novel one-bit full adders are displayed using three and five-input majority gates proposed, as shown in Fig. [9](#page-6-0). Figure [9a](#page-6-0) displays a full-adder with three three-input majority gates. The other one shown in Fig. [9](#page-6-0)b is implemented using a three-input majority gate and a five-input majority gate. As illustrated in Fig. [10,](#page-6-0) the 4-bit carry flow adder, which has a 1.5 clock cycles, is

Table 2 Physical verification for radius of effect of 41 nm

Electron x  
\n
$$
U_1 = \frac{A}{r_1} = \frac{A}{r_1} \approx 0.40 \times 10^{-20} (J)
$$
\n
$$
U_2 = \frac{A}{r_2} = \frac{A}{r_2} \approx 0.53 \times 10^{-20} (J)
$$
\n
$$
U_3 = \frac{A}{r_3} = \frac{A}{r_3} \approx 0.61 \times 10^{-20} (J)
$$
\n
$$
U_4 = \frac{A}{r_4} = \frac{A}{r_4} \approx 0.86 \times 10^{-20} (J)
$$
\n
$$
U_5 = \frac{A}{r_5} = \frac{A}{r_5} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_6 = \frac{A}{r_6} = \frac{A}{r_6} \approx 1.15 \times 10^{-20} (J)
$$
\n
$$
U_7 = \frac{A}{r_7} = \frac{A}{r_7} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_8 = \frac{A}{r_8} = \frac{A}{r_8} \approx 0.58 \times 10^{-20} (J)
$$
\n
$$
U_9 = \frac{A}{r_9} = \frac{A}{r_9} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_1 = \frac{A}{r_9} = \frac{A}{r_9} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_1 = \frac{A}{r_9} = \frac{A}{r_9} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_1 = \frac{A}{r_9} = \frac{A}{r_9} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_1 = \frac{A}{r_9} = \frac{A}{r_9} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_1 = \frac{A}{r_9} = \frac{A}{r_9} \approx 0.81 \times 10^{-20} (J)
$$
\n
$$
U_{10} = \frac{A}{r_9} = \frac{A}{r_9} \approx 0.81 \times 10^{-
$$

<span id="page-6-0"></span>Fig. 9 Proposed full adders with a Three three-input majority gates. b A three-input majority gate and a five-input majority gate



 $0000000$ 

 $\circ\circ$ 

 $\circ\circ$ 

a b

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

 $\overline{\overset{\circ}{\bullet}\overset{\circ}{\bullet}}$ 

 $\overline{\overset{\circ}{\circ}\overset{\circ}{\circ}}$ 

 $\overline{\phantom{0}0\phantom{0}}$ 

 $\frac{1}{2}$ 

 $\overline{\overset{\circ}{\circ}}\overset{\circ}{\circ}$ 

C

 $\overline{\bullet}$ 

implemented with coplanar crossovers in each unit. The nbit carry flow adder can be constructed by cascading  $n$ proposed adders logically.

ABC

 $\begin{matrix} 0 & 0 \\ 0 & 0 \end{matrix}$ 

 $\begin{matrix} 0 & 0 \\ 0 & 0 \end{matrix}$ 

 $\overline{\bullet}$ 

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

**000000000000** 

 $\begin{array}{|c|} \hline \circ\circ\ \circ\ \circ\end{array}$ 

 $\begin{matrix} 0 & 0 \\ 0 & 0 \end{matrix}$ 

 $\begin{matrix} 0 & 0 \\ 0 & 0 \end{matrix}$ 

. . . . . . .

 $\frac{1}{100}$ 

 $\overline{\circ\circ}$ 

 $\begin{matrix} 0 & 0 \\ 0 & 0 \end{matrix}$ 

 $\overline{\bullet}$ 

00 00 00 00 00<br>00 00 00 00 00

00 00 00 00 00<br>00 00 00 00 00

88 88 88 88

00 00 00 00<br>00 00 00 00

 $\overline{\bullet}$ 

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

 $\overline{\bullet}$ 

 $\begin{matrix} \bullet & \bullet \\ \bullet & \bullet \end{matrix}$ 

 $\overline{\overset{\circ}{\bullet}\overset{\circ}{\bullet}}$ 

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

00000

 $\overline{\overset{\circ}{\bullet}\overset{\circ}{\bullet}}$ 

 $\overline{\bullet}$ 

## 4 Simulation Results

#### 4.1 Three-Input Majority Gate

Table [3](#page-7-0) displays the physical properties of three-input majority gates from different references. P denotes the proposed 3 input majority gate. Figure [11](#page-7-0) depicts the bar-graphs of these comparisons.

The gate in [\[26](#page-12-0)] has the smallest area, number of cells and energy dissipation in contrast with other gates. However, the design will lose its function when any one cell misses, namely the fault tolerance is 0, just as shown in Fig. [11](#page-7-0)c. P reaches 45.70% improvement in fault toler-ance compared with [[7\]](#page-12-0) which can be viewed as a  $3 \times 3$ tile. [\[38](#page-13-0)] is a grand design with largest area, maximum cell counts and highest average energy dissipation. The fault tolerance of it, 97.44%, is also the highest one. All the cases are correct except one on the left of the output cell  $F$  in the presence of single-cell omission. But limited by the manufacturing process of QCA technology, rotated cells used in the design are yet to come true, thereby making it unsuitable for practical realization. [\[3](#page-12-0), [8\]](#page-12-0) can be considered as a  $4 \times 7$  module and a  $3 \times 5$  module respectively. Fault tolerance of gate P leads to 25.91% and 34.92% improvements compared with that of them, respectively. The gate in [\[3](#page-12-0)], in terms of area, number of cells, energy dissipation and fault tolerance, always shows poorer performance in contrast with P. Fault tolerances of [\[9,](#page-12-0) [24](#page-12-0)] are almost equal to that of P. However, the superiority of gate P is that it can be extended into five-input majority gate by adding another two input cells as shown in Fig. [7](#page-4-0)b. Note that the structure of [[9\]](#page-12-0) is highly similar to that of P. But the simulation results with QCADesigner show erroneous outputs when adding two more inputs just like the way in Fig. [7](#page-4-0).

Figure [11](#page-7-0)d-f illustrate the average energy, average leakage energy, average switching energy dissipation for the majority gates listed. Although the average energy dissipation of the proposed design is not the optimal,



 $C<sub>o</sub>$ 

Fig. 10 Layout of the proposed 4-bit fault-tolerant adder with full adder P1

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

 $\overline{\overset{\circ}{\circ}}$ 

 $\begin{matrix} \circ & \circ \\ \circ & \circ \end{matrix}$ 

 $\overline{\overset{\circ}{\circ}}$ 

| Gates              | Area<br>$(\mu m^2)$ | Number<br>of cells | Delay<br>(clocks) | Fault<br>tolerance<br>(%) | Avg. energy diss. (meV) |        | Avg. leakage energy diss. (meV) |          |       | Avg. switching energy diss. (meV) |          |       |          |
|--------------------|---------------------|--------------------|-------------------|---------------------------|-------------------------|--------|---------------------------------|----------|-------|-----------------------------------|----------|-------|----------|
|                    |                     |                    |                   |                           | $0.5E_k$                | $E_k$  | $1.5E_k$                        | $0.5E_k$ | $E_k$ | $1.5E_k$                          | $0.5E_k$ | $E_k$ | $1.5E_k$ |
| $\lceil 26 \rceil$ | 0.0034              | 5                  | 0.25              | 0.00                      | 3.64                    | 4.49   | 5.60                            | 0.64     | 2.02  | 3.58                              | 3.00     | 2.47  | 2.02     |
| [9]                | 0.0096              | 21                 | 0.25              | 82.35                     | 52.95                   | 59.37  | 67.62                           | 5.18     | 14.94 | 26.77                             | 47.77    | 44.43 | 40.84    |
| $\lceil 7 \rceil$  | 0.0096              | 13                 | 0.50              | 55.56                     | 33.83                   | 37.26  | 41.39                           | 2.61     | 8.26  | 15.44                             | 31.22    | 29.00 | 26.48    |
| $\lceil 24 \rceil$ | 0.0139              | - 20               | 0.25              | 81.25                     | 57.25                   | 62.08  | 68.79                           | 3.69     | 11.72 | 22.42                             | 53.56    | 50.36 | 46.37    |
| [38]               | 0.0388              | 43                 | 0.25              | 97.44                     | 85.62                   | 116.49 | 152.86                          | 26.26    | 68.65 | 113.96                            | 59.36    | 47.85 | 38.90    |
| $\lceil 3 \rceil$  | 0.0210              | 32                 | 0.25              | 64.29                     | 108.84                  | 116.51 | 127.32                          | 5.71     | 18.81 | 36.14                             | 103.13   | 97.7  | 91.19    |
| $\sqrt{8}$         | 0.0135              | 19                 | 0.25              | 60.00                     | 53.44                   | 58.43  | 65.03                           | 4.00     | 11.77 | 21.74                             | 49.44    | 46.66 | 43.29    |
| P                  | 0.0096              | 25                 | 0.25              | 80.95                     | 67.53                   | 75.21  | 85.09                           | 6.16     | 17.76 | 31.91                             | 61.37    | 57.46 | 53.19    |

<span id="page-7-0"></span>Table 3 Physical properties of different three-input majority gates

we can sum up that the three-input majority gate proposed in the paper displays significant practical value by comparisons and tradeoffs with previous proposed designs.

#### 4.2 Five-Input Majority Gate

Table [4](#page-8-0) displays the physical properties of different fiveinput majority gates. P is the proposed five-input majority gate. It is apparent that the fault tolerance of gate P is highest, achieving 47.62%, with relatively small area and number of cells. Figure [12](#page-8-0) illustrate these characteristics lucidly. These characteristics make the design P a superior scheme. Although the structure of [[31](#page-12-0)] is simplest, the fault tolerance of it is 0. Besides, the specificity of five inputs of design results in that the multi-layer structure must be needed if the design is employed to circuits. Analogous to above mentioned rotated cells, multi-layer structure is also a pitfall which has not been resolved so far. [[1\]](#page-12-0) in Fig. [5b](#page-3-0), [[1](#page-12-0)] in Fig. [5c](#page-3-0) and [[8\]](#page-12-0) can be regarded as a  $3 \times 3$ ,  $5 \times 5$  and  $3 \times 5$  module respectively. As shown in Fig. [12](#page-8-0)c, the fault tolerance of [\[1\]](#page-12-0) in Fig. [5](#page-3-0)b is 0. The structures of [\[1\]](#page-12-0) in Fig. [5](#page-3-0)c and P are almost same apart from the positions of inputs and outputs. No matter from the view of



Fig. 11 Three-input majority gate properties a Area. b Number of cells. c Fault tolerance. d Average energy dissipation. e Average leakage energy dissipation. f Average switching energy dissipation

| Gates              | Area<br>$(\mu m^2)$ | Number<br>of cells | Delay<br>(clocks) | Fault            | Avg. energy diss. $(meV)$ |        | Avg. leakage energy diss. (meV) |          |       | Avg. switching energy diss. (meV) |          |        |          |
|--------------------|---------------------|--------------------|-------------------|------------------|---------------------------|--------|---------------------------------|----------|-------|-----------------------------------|----------|--------|----------|
|                    |                     |                    |                   | tolerance<br>(%) | $0.5E_k$                  | $E_k$  | $1.5E_k$                        | $0.5E_k$ | $E_k$ | $1.5E_k$                          | $0.5E_k$ | $E_k$  | $1.5E_k$ |
| $\lceil 31 \rceil$ | 0.0076              | 10                 | 0.25              | 0.00             | 12.81                     | 14.51  | 16.85                           | 1.28     | 4.14  | 7.69                              | 11.53    | 10.37  | 9.16     |
| $\lceil 1 \rceil$  | 0.0163              | 18                 | 0.50              | 0.00             | 34.60                     | 39.22  | 45.35                           | 3.56     | 11.00 | 19.98                             | 31.05    | 28.23  | 25.37    |
| $\lceil 1 \rceil$  | 0.0246 33           |                    | 0.25              | 18.52            | 93.10                     | 101.49 | 113.02                          | 6.36     | 20.34 | 38.18                             | 86.74    | 81.15  | 74.84    |
| $\lceil 8 \rceil$  | 0.0163              | 22                 | 0.25              | 12.5             | 47.92                     | 53.81  | 61.57                           | 4.27     | 13.20 | 24.38                             | 43.65    | 40.61  | 37.19    |
| $\lceil 13 \rceil$ | 0.0344              | -42                | 0.25              | 44.44            | 133.96                    | 144.17 | 158.40                          | 7.67     | 24.91 | 47.43                             | 126.29   | 119.26 | 110.97   |
| [10]               | 0.0352              | 50                 | 0.25              | 34.09            | 145.19                    | 159.78 | 179.11                          | 10.53    | 32.62 | 60.68                             | 134.66   | 127.16 | 118.42   |
| P                  | 0.0135              | 27                 | 0.25              | 47.62            | 63.02                     | 70.87  | 81.05                           | 6.24     | 18.40 | 33.08                             | 56.78    | 52.47  | 47.97    |

<span id="page-8-0"></span>Table 4 Physical properties of different five-input majority gates

area and number of cells or energy dissipation and fault tolerance, however, the design P surpasses the design in Fig. [5](#page-3-0)c. [[8\]](#page-12-0) has no significant difference compared with P in terms of area, number of cells and average energy dissipation. But the fault tolerance of it is far (35.12%) lower than that of P. [\[10,](#page-12-0) [13\]](#page-12-0) both are magnificent structures with the bigger areas, the greater complexities, and the higher energy dissipations compared with other designs. However, neither  $[13]$  $[13]$  $[13]$  nor  $[10]$  can reach the same degree of fault tolerance of P, 3.17% and 13.53% lower than that of P respectively. Besides, the output cell of [[10](#page-12-0)] is surrounded by other cells so that a multi-layer structure is needed to connect to circuits, which drastically reduces the feasibility of the scheme.

## 4.3 Proposed Multi-Bit Adders

The correct simulation results using QCADesigner verify the functional behaviors of the proposed full adders, as shown in Fig. [13a](#page-9-0) and b, respectively.

In order to judge the merits of the work, comparisons are made with other one-bit full adders with respect to area, delay and fault tolerance. Here, the reason why we don't involve energy dissipation is that QCAPro used in the



Fig. 12 Five-input majority gate properties a Area. b Number of cells. c Fault tolerance. d Average energy dissipation. e Average leakage energy dissipation. f Average switching energy dissipation

<span id="page-9-0"></span>

Fig. 13 Simulation results for full adders a P1. b P2

analysis of energy dissipation can be used for single-layer designs only, while most full adders are multi-layer constructions.

Table 5 presents the comparisons of full adders. Proposed one-bit full adders shown in Fig. [9](#page-6-0)a and b are labeled as P1 and P2 respectively. The areas of P1 and P2, shown in Fig. [14a](#page-10-0), are in the middle position. P1 and P2 are both using three clock phases shown in

Fig. [14](#page-10-0)b. The fault tolerance of carry of P1 and P2 is also high, achieving 85.12% and 93.58% respectively, which is at a higher level, as shown in Fig. [14c](#page-10-0). What's more, as apparent from Fig. [14d](#page-10-0), fault tolerance of sum of P1 and P2 is above all others, up to 59.5% and 41.28% respectively. Especially P1, the improvement of it is quite significant. Weighing up these factors, P1 and P2 are of great value.

Table 5 Physical properties of different full adders

| Full adders    | Area        | Delay    | Fault tolerance-carry $(\%)$ |                                                         |         | Fault tolerance-sum (%) | Crossing type       |                |            |
|----------------|-------------|----------|------------------------------|---------------------------------------------------------|---------|-------------------------|---------------------|----------------|------------|
|                | $(\mu m^2)$ | (clocks) |                              | Improvement $(\% )$<br>P <sub>1</sub><br>P <sub>2</sub> |         |                         | Improvement $(\% )$ |                |            |
|                |             |          |                              |                                                         |         |                         | P <sub>1</sub>      | P <sub>2</sub> |            |
| $[20]$         | 0.036       | 0.50     | 92.30                        | $-7.78$                                                 | 1.39    | 17.94                   | 231.66              | 130.10         | Coplanar   |
| $[35]$         | 0.010       | 0.75     | 72.22                        | 17.86                                                   | 29.58   | 22.22                   | 167.78              | 85.78          | Multilayer |
| $[29]$         | 0.025       | 0.75     | 87.88                        | $-3.14$                                                 | 6.49    | 15.15                   | 292.74              | 172.48         | Multilayer |
| $[16]$         | 0.022       | 0.50     | 48.48                        | 75.58                                                   | 93.03   | 12.12                   | 390.92              | 240.59         | Multilayer |
| $[21]$         | 0.083       | 1.00     | 71.43                        | 19.17                                                   | 31.01   | 12.70                   | 368.50              | 225.04         | Coplanar   |
| $[42]$         | 0.200       | 1.25     | 60.00                        | 41.87                                                   | 55.97   | 34.78                   | 71.08               | 18.69          | Coplanar   |
| [6]            | 0.094       | 1.00     | 60.49                        | 40.72                                                   | 54.70   | 32.00                   | 85.94               | 29             | Multilayer |
| $[37]$         | 0.017       | 0.50     | 76.92                        | 10.66                                                   | 21.66   | 11.54                   | 415.60              | 257.71         | Multilayer |
| $[2]$          | 0.122       | 1.25     | 74.44                        | 14.35                                                   | 25.71   | 25.55                   | 132.88              | 61.57          | Coplanar   |
| [8]            | 0.057       | 0.50     | 94.87                        | $-10.28$                                                | $-1.36$ | 26.92                   | 121.03              | 53.35          | Multilayer |
| $[36]$         | 0.017       | 0.75     | 92.86                        | $-8.34$                                                 | 0.78    | 17.86                   | 233.15              | 131.13         | Multilayer |
| $[36]$         | 0.014       | 0.75     | 88.89                        | $-4.24$                                                 | 5.28    | 22.22                   | 167.78              | 85.78          | Multilayer |
| $[31]$         | 0.040       | 0.75     | 96.77                        | $-12.04$                                                | $-3.30$ | 17.74                   | 235.40              | 132.69         | Multilayer |
| $[49]$         | 0.042       | 0.75     | 85.25                        | $-0.15$                                                 | 9.77    | 39.34                   | 51.25               | 4.93           | Multilayer |
| $[50]$         | 0.050       | 0.75     | 75.38                        | 12.92                                                   | 24.14   | 33.85                   | 75.78               | 21.95          | Multilayer |
| P1             | 0.090       | 0.75     | 85.12                        |                                                         | 9.94    | 59.50                   |                     | $-30.62$       | Coplanar   |
| P <sub>2</sub> | 0.073       | 0.75     | 93.58                        | $-9.04$                                                 |         | 41.28                   | 44.14               |                | Coplanar   |

<span id="page-10-0"></span>![](_page_10_Figure_1.jpeg)

![](_page_10_Figure_2.jpeg)

Fig. 14 Full adder properties a Area. b Delay. c Fault tolerance-carry. d Fault tolerance-sum

Table 6 lists the comparison for area of the multi-bit adders with several existing adders. To display the contrast effect of the area, the trend carves are made in Fig. [15a](#page-11-0). Clock delay comparision is shown in Fig. [15](#page-11-0)b. Table [7](#page-11-0) indicates the number of majority gates (MV), the number of inverters (INV), the number of crossings and the delay in various adders. The complexity of the adders is denoted as  $M + I + C$ , where M, I and C represent the number of majority gates, number of

Table 6 Area of multi-bit adders  $(\mu m^2)$ 

| Adders             | 4      | 8       | 16      | 32       | 64       | 128       |
|--------------------|--------|---------|---------|----------|----------|-----------|
| $\lceil 24 \rceil$ | 1.0113 | 2.9838  | 9.8325  | 35.1453  | 132.2319 | 512.2486  |
| [6]                | 0.4992 | 1.3312  | 3.9936  | 13.3120  | 47.9230  | 181.0400  |
| $\left[37\right]$  | 0.1860 | 0.7810  | 3.2000  | 12.9540  | 52.1220  | 209.1010  |
| [42]               | 4.532  | 19.0440 | 78.0200 | 315.7800 | 1270.532 | 5096.9640 |
| [45]               | 4.5704 | 19.5688 | 80.9000 | 328.900  | 1326.25  | 5326.3500 |
| [15]               | 0.986  | 3.5496  | 13.4096 | 52.0608  | 205.088  | 716.800   |
| [47]               | 0.8976 | 3.536   | 14.0352 | 55.9232  | 223.258  | 506.412   |
| $\left[33\right]$  | 0.6450 | 1.4980  | 3.5500  | 10.7700  | 31.2000  | 105.2800  |
| $\left[35\right]$  | 0.177  | 0.7130  | 2.8600  | 11.4550  | 45.8500  | 183.450   |
| $\lceil 2 \rceil$  | 0.9676 | 3.4748  | 13.0972 | 50.7740  | 199.8556 | 792.9308  |
| $\lceil 12 \rceil$ | 0.7400 | 2.4600  | 8.8184  | 33.2088  | 128.684  | 506.412   |
| P                  | 0.7128 | 2.0212  | 6.2784  | 21.746   | 80.2332  | 307.4156  |

inverters, number of crossings, respectively, as demonstrated in Fig. [15c](#page-11-0). Reference [[28\]](#page-12-0) described a criterion about the design of cost functions for QCA circuits as  $Cost = (M^2 +$  $I + C^2$  × T, where T(clock cycles) is the delay of one circuit. Figure [15](#page-11-0)d illustrates the comparison of the QCA cost listed in Table [7](#page-11-0). From the trend curves of 12 multi-adders in Fig. [15](#page-11-0), it is found to be that P surpasses the huge majority adders, ranking the fifth in area, the fourth in complexity and cost. Only the multi-bit adders in [[6,](#page-12-0) [37\]](#page-13-0) are always superior to the proposed one in these three aspects. The multi-adders in [[35\]](#page-12-0) is also better than P in terms of area and cost but the complexity. The value of our proposed multi-adders, however, is the implementation of crossing with coplanar types while adders in [\[6](#page-12-0), [35,](#page-12-0) [37](#page-13-0)] are multi-layer crossings. Although the multi-layer designs will be area-efficient, they bring the fabrication difficulty at the same time because the multi-layer crossovers require at least three layers to design the circuits. Note that P shows the best performance in the present of all the coplanar crossings. Combined with forementioned analysis, the proposed adders will be better alternatives.

# 5 Conclusion

In this paper, we proposed a three-input majority gate based on a  $5 \times 5$  module, the main method of module

<span id="page-11-0"></span>![](_page_11_Figure_2.jpeg)

Fig. 15 Comparison of the proposed multi-bit adders to previous adders in terms of a Area. b Delay. c Complexity. d  $Cost = (M^2 + I + C^2) \times T$ 

design methodology. Then a five-input majority gate was implemented with this gate by adding two more inputs on the basis of three-input majority gate, which distinguishes our designs from others. Both two designs showed better simulation results than prior work given area, number of cells, energy dissipation and fault tolerance into comprehensive consideration. Especially in fault tolerance, two designs are up to 80.95% and 47.62% respectively in the presence of one cell omission. One-bit full adders were

implemented based on proposed three-input and fiveinput majority gates. Compared with existing designs, these two adders behave well, which verifies the practicability of the proposed majority gates at the same time. Moreover, to illustrate the applications of the proposed full adder and its scalability, the multi-bit designs were designed and also showed the better performance in terms of area, complexity and QCA cost in contrast to existing adders.

**Table 7** Summary of  $n$ -bit adders

| Adders             | Number of MVs       | Number of INVs   | Number of crossings       | Delay (Clock cycles)                     | Corssing type |
|--------------------|---------------------|------------------|---------------------------|------------------------------------------|---------------|
| $[24]$             | 3n                  | 2n               | 3n                        | $(2n+3)/4$                               | Coplanar      |
| [6]                | 3n                  | 2n               | 2n                        | $(n+2)/4$                                | Multilayer    |
| $[37]$             | 2n                  | n                | 2n                        | $(n+1)/4$                                | Multilayer    |
| $[42]$             | 5n                  | 3n               | 9n                        | $n + 1/4$                                | Coplanar      |
| $[45]$             | 3n                  | 2n               | 6 <i>n</i>                | $n + 1/4$                                | Coplanar      |
| $[15]$             | 3n                  | 2n               | 3n                        | $n+1$                                    | Coplanar      |
| $[47]$             | 3n                  | 2n               | 3n                        | $\boldsymbol{n}$                         | Multilayer    |
| $\lceil 33 \rceil$ | $8n - 3log_2 n - 4$ | $\boldsymbol{n}$ | $n(log_2n-3)+log_2n+3n+3$ | $(2log_2 n + 3)/4 + (n(log_2 n + 3))/32$ | Multilayer    |
| $[35]$             | 2n                  | 6 <i>n</i>       | 3n                        | $(n+2)/4$                                | Multilayer    |
| $[2]$              | 2n                  | n                | 2n                        | $(n+1)/4$                                | Coplanar      |
| $[12]$             | 2n                  | 2n               | 4n                        | $(n+3)/4$                                | Multilayer    |
| P                  | 3n                  | 2n               | 3n                        | $(n+2)/4$                                | Coplanar      |

<span id="page-12-0"></span>Acknowledgment This work is supported by the National Natural Science Foundation of China (No. 61271122).

### References

- 1. Akeela R, Wagh MD a five-input majority gate in quantum-dot cellular automata. In: Nanotechnology 2011: electronics, devices, fabrication, MEMS, fluidics and computational - 2011 NSTI nanotechnology conference and expo, NSTI-nanotech 2011, June 13, 2011 - June 16, 2011, Boston, MA, United States, 2011. Technical proceedings of the 2011 NSTI Nanotechnology Conference and Expo, NSTI-Nanotech 2011. Nano Science and Technology Institute, pp 13–16
- 2. Angizi S, Alkaldy E, Bagherzadeh N, Navi K (2014) Novel robust single layer wire crossing approach for exclusive OR sum of products logic design with quantum-dot cellular automata. J Low Power Electron 10(2):259–271. <https://doi.org/10.1166/jolpe.2014.1320>
- 3. Beard MJ (2006) Design and simulation of fault-tolerant quantumdot cellular automata (QCA) NOT gates. Dissertation, Wichita State University
- 4. Bernstein GH, Imre A, Metlushko V, Orlov A, Zhou L, Ji L, Csaba G, Porod W (2005) Magnetic QCA systems. Microelectron J 36(7): 619–624. <https://doi.org/10.1016/j.mejo.2004.12.002>
- 5. Chaudhary A, Chen DZ, Hu XS, Niemier MT, Ravichandran R, Whitton K (2007) Fabricatable interconnect and molecular QCA circuits. IEEE Trans Comput Aided Des Integr Circuits Syst 26(11):1978–1991. <https://doi.org/10.1109/TCAD.2007.906467>
- 6. Cho H, Swartzlander Jr EE (2009) Adder and multiplier design in quantum-dot cellular automata. IEEE Trans Comput 58(6):721– 727. <https://doi.org/10.1109/TC.2009.21>
- 7. Das K, De D (2010) QCA defect and fault analysis of diverse nanostructure for implementing logic gate. International journal of recent trends in. Eng Technol 3(1)
- 8. Du H, Lv H, Zhang Y, Peng F, Xie G (2016) Design and analysis of new fault-tolerant majority gate for quantum-dot cellular automata. J Comput Electron 15(4):1484–1497. [https://doi.org/10.1007/](https://doi.org/10.1007/s10825-016-0918-y) [s10825-016-0918-y](https://doi.org/10.1007/s10825-016-0918-y)
- 9. Dysart TJ, M Kogge P (2017) S Lent C. An analysis of missing cell defects in quantum-dot cellular automata, Liu M
- 10. Farazkish R (2014) A new quantum-dot cellular automata faulttolerant five-input majority gate. J Nanopart Res 16(2). [https://doi.](https://doi.org/10.1007/s11051-014-2259-8) [org/10.1007/s11051-014-2259-8](https://doi.org/10.1007/s11051-014-2259-8)
- 11. Farazkish R (2015) A new quantum-dot cellular automata faulttolerant full-adder. J Comput Electron 14(2):506–514. [https://doi.](https://doi.org/10.1007/s10825-015-0668-2) [org/10.1007/s10825-015-0668-2](https://doi.org/10.1007/s10825-015-0668-2)
- 12. Farazkish R, Khodaparast F (2015) Design and characterization of a new fault-tolerant full-adder for quantum-dot cellular automata. Microprocess Microsyst 39(6):426–433. [https://doi.org/10.1016/j.](https://doi.org/10.1016/j.micpro.2015.04.004) [micpro.2015.04.004](https://doi.org/10.1016/j.micpro.2015.04.004)
- 13. Farazkish R, Navi K (2012) New efficient five-input majority gate for quantum-dot cellular automata. J Nanopart Res 14(11):1–6. <https://doi.org/10.1007/s11051-012-1252-3>
- 14. Gin A, Tougaw PD, Williams S (1999) An alternative geometry for quantum-dot cellular automata. J Appl Phys 85(12):8281–8286
- 15. Hanninen I, Takala J Robust adders based on quantum-dot cellular automata. In: 2007 I.E. International Conf on Application-specific Systems, Architectures and Processors (ASAP), 9–11 July 2007 2007. pp 391–396. <https://doi.org/10.1109/ASAP.2007.4459295>
- 16. Hayati M, Rezaei A (2015) Design of novel efficient adder and subtractor for quantum-dot cellular automata. Int J Circuit Theory Appl 43(10):1446–1454. <https://doi.org/10.1002/cta.2019>
- 17. Huang J, Momenzadeh M, Lombardi F (2007) On the tolerance to manufacturing defects in molecular QCA tiles for processing-by-

wire. J Electron Test Theory Appl (JETTA) 23(2–3):163–174. <https://doi.org/10.1007/s10836-006-0548-6>

- 18. International Technology Roadmap for Semiconductors. (2011). <http://www.itrs2.net>
- 19. Janez M, Pecar P, Mraz M (2012) Layout design of manufacturable quantum-dot cellular automata. Microelectron J 43(7):501–513. <https://doi.org/10.1016/j.mejo.2012.03.007>
- 20. Kassa SR, Nagaria RK (2016) A novel design of quantum dot cellular automata 5-input majority gate with some physical proofs. J Comput Electron 15(1):324–334. [https://doi.org/10.1007/s10825-](https://doi.org/10.1007/s10825-015-0757-2) [015-0757-2](https://doi.org/10.1007/s10825-015-0757-2)
- 21. Kianpour M, Sabbaghi-Nadooshan R, Navi K (2014) A novel design of 8-bit adder/subtractor by quantum-dot cellular automata. J Comput Syst Sci 80(7):1404–1414. [https://doi.org/10.1016/j.jcss.](https://doi.org/10.1016/j.jcss.2014.04.012) [2014.04.012](https://doi.org/10.1016/j.jcss.2014.04.012)
- 22. Kim K, Wu K, Karri R (2006) Quantum-dot Cellular Automata design guideline. IEICE Trans Fundam Electron Commun Comput Sci E89-A(6):1607–1614. [https://doi.org/10.1093/ietfec/](https://doi.org/10.1093/ietfec/e89-a.6.1607) [e89-a.6.1607](https://doi.org/10.1093/ietfec/e89-a.6.1607)
- 23. Krishnaswamy S, Viamontes GF, Markov IL, Hayes JP (2008) Probabilistic transfer matrices in symbolic reliability analysis of logic circuits. ACM Trans Des Autom Electron Syst 13(1). <https://doi.org/10.1145/1297666.1297674>
- 24. Kumar D, Mitra D (2016) Design of a practical fault-tolerant adder in QCA. Microelectron J 53:90–104. [https://doi.org/10.1016/j.](https://doi.org/10.1016/j.mejo.2016.04.004) [mejo.2016.04.004](https://doi.org/10.1016/j.mejo.2016.04.004)
- 25. Kummamuru RK, Orlov AO, Ramasubramaniam R, Lent CS, Bernstein GH, Snider GL (2003) Operation of a quantum-dot cellular automata (QCA) shift register and analysis of errors. IEEE Trans Electron Devices 50(9):1906–1913. [https://doi.org/10.1109/](https://doi.org/10.1109/ted.2003.816522) [ted.2003.816522](https://doi.org/10.1109/ted.2003.816522)
- 26. Lent CS, Tougaw PD (1997) A device architecture for computing with quantum dots. Proc IEEE 85(4):541-557. [https://doi.org/10.](https://doi.org/10.1109/5.573740) [1109/5.573740](https://doi.org/10.1109/5.573740)
- 27. Lent CS, Tougaw PD, Porod W, Bernstein GH (1993) Quantum cellular automata. Nanotechnology 4(1):49–57. [https://doi.org/10.](https://doi.org/10.1088/0957-4484/4/1/004) [1088/0957-4484/4/1/004](https://doi.org/10.1088/0957-4484/4/1/004)
- 28. Liu W, Lu L, Oneill M, Swartzlander EE (2014) A first step toward cost functions for quantum-dot cellular automata designs. IEEE Trans Nanotechnol 13(3):476–487. [https://doi.org/10.1109/](https://doi.org/10.1109/TNANO.2014.2306754) [TNANO.2014.2306754](https://doi.org/10.1109/TNANO.2014.2306754)
- 29. Mohammadi M, Mohammadi M, Gorgin S (2016) An efficient design of full adder in quantum-dot cellular automata (QCA) technology. Microelectron J 50:35–43. [https://doi.org/10.1016/j.mejo.](https://doi.org/10.1016/j.mejo.2016.02.004) [2016.02.004](https://doi.org/10.1016/j.mejo.2016.02.004)
- 30. Nakagawa S, Eto M, Kawamura K (2001) Dynamic behavior of kink-solitons at junctions in quantum-dot cellular automata. Jpn J Appl Phys Part 1 - Regul Pap Short Notes Rev Pap 40(3B):2046– 2049. <https://doi.org/10.1143/jjap.40.2046>
- 31. Navi K, Farazkish R, Sayedsalehi S, Rahimi Azghadi M (2010) A new quantum-dot cellular automata full-adder. Microelectron J 41(12):820–826. <https://doi.org/10.1016/j.mejo.2010.07.003>
- 32. Orlov AO, Amlani I, Toth G, Lent CS, Bernstein GH, Snider GL (1999) Experimental demonstration of a binary wire for quantumdot cellular automata. Appl Phys Lett 74(19):2875–2877. [https://](https://doi.org/10.1063/1.124043) [doi.org/10.1063/1.124043](https://doi.org/10.1063/1.124043)
- 33. Pudi V, Sridharan K (2012) Low complexity design of ripple carry and Brent-kung adders in QCA. IEEE Trans Nanotechnol 11(1): 105–119. <https://doi.org/10.1109/TNANO.2011.2158006>
- 34. Rejimon T, Lingasubramanian K, Bhanja S (2009) Probabilistic error modeling for nano-domain logic circuits. IEEE Trans Very Large Scale Integr VLSI Syst 17(1):55–65. [https://doi.org/10.](https://doi.org/10.1109/TVLSI.2008.2003167) [1109/TVLSI.2008.2003167](https://doi.org/10.1109/TVLSI.2008.2003167)
- 35. Roohi A, DeMara RF, Khoshavi N (2015) Design and evaluation of an ultra-area-efficient fault-tolerant QCA full adder. Microelectron J 46(6):531–542. <https://doi.org/10.1016/j.mejo.2015.03.023>
- <span id="page-13-0"></span>36. Sayedsalehi S, Moaiyeri MH, Navi K (2011) Novel efficient adder circuits for quantum-dot cellular automata. J Comput Theor Nanosci 8(9):1769–1775. <https://doi.org/10.1166/jctn.2011.1881>
- 37. Sen BABK (2013) Design of Efficient Full Adder in quantum-dot cellular automata. Sci World J 2013. <https://doi.org/10.1155/2013/250802>
- 38. Sen B, Dutta M, Mukherjee R, Nath RK, Sinha AP, Sikdar BK (2016) Towards the design of hybrid QCA tiles targeting high fault tolerance. J Comput Electron 15(2):429–445. [https://doi.org/10.](https://doi.org/10.1007/s10825-015-0760-7) [1007/s10825-015-0760-7](https://doi.org/10.1007/s10825-015-0760-7)
- 39. Srivastava S, Sarkar S, Bhanja S (2009) Estimation of upper bound of power dissipation in QCA circuits. IEEE Trans Nanotechnol 8(1):116–127. <https://doi.org/10.1109/TNANO.2008.2005408>
- 40. Srivastava S, Asthana A, Bhanja S, Sarkar S QCAPro An errorpower estimation tool for QCA circuit design. In: 2011 I.E. International Symposium of Circuits and Systems, ISCAS 2011, May 15, 2011 - May 18, 2011, Rio de Janeiro, Brazil, 2011. Proceedings - IEEE international symposium on circuits and systems. Institute of Electrical and Electronics Engineers Inc., pp 2377- 2380. <https://doi.org/10.1109/ISCAS.2011.5938081>
- 41. Timler J, Lent CS (2002) Power gain and dissipation in quantumdot cellular automata. J Appl Phys 91(2):823–831. [https://doi.org/](https://doi.org/10.1063/1.1421217) [10.1063/1.1421217](https://doi.org/10.1063/1.1421217)
- 42. Tougaw PD, Lent CS (1994) Logical devices implemented using quantum cellular automata. J Appl Phys 75(3):1818–1825. [https://](https://doi.org/10.1063/1.356375) [doi.org/10.1063/1.356375](https://doi.org/10.1063/1.356375)
- 43. Vankamamidi V, Ottavi M, Lombardi F (2008) Two-dimensional schemes for clocking/timing of QCA circuits. IEEE Trans Comput Aided Des Integr Circuits Syst 27(1):34–44. [https://doi.org/10.](https://doi.org/10.1109/TCAD.2007.907020) [1109/TCAD.2007.907020](https://doi.org/10.1109/TCAD.2007.907020)
- 44. Walus K, Dysart TJ, Jullien GA, Budiman RA (2004) QCADesigner: a rapid design and simulation tool for quantumdot cellular automata. IEEE Trans Nanotechnol 3(1):26–31. <https://doi.org/10.1109/TNANO.2003.820815>
- 45. Wang W, Walus K, Jullien GA Quantum-dot cellular automata adders. In: 2003 3rd IEEE Conference on Nanotechnology, IEEE-NANO 2003, August 12, 2003 - August 14, 2003, San Francisco, CA, United states, 2003. Proceedings of the IEEE Conference on Nanotechnology. IEEE Computer Society, pp 461–464. [https://doi.](https://doi.org/10.1109/NANO.2003.1231818) [org/10.1109/NANO.2003.1231818](https://doi.org/10.1109/NANO.2003.1231818)
- 46. Wolkow RA, Livadaru L, Pitters J, Taucer M, Piva P, Salomons M, Cloutier M, Martins BVC Silicon atomic quantum dots enable beyond-CMOS electronics. In: 2013 Workshop on field-coupled Nanocomputing, FCN 2013, February 7, 2013 - February 8, 2013, Tampa, FL, United States, 2014. Lecture notes in computer science (including subseries lecture notes in artificial intelligence and lecture notes in bioinformatics). Springer Verlag, pp 33-58. [https://doi.org/10.1007/978-3-662-43722-3\\_3](https://doi.org/10.1007/978-3-662-43722-3_3)
- 47. Zhang R, Walus K, Wang W, Jullien GA Performance comparison of quantum-dot cellular automata adders. In: IEEE International Symposium on Circuits and Systems 2005, ISCAS 2005, May 23, 2005 - May 26, 2005, Kobe, Japan, 2005. Proceedings - IEEE International Symposium on Circuits and Systems. Institute of Electrical and Electronics Engineers Inc., pp 2522–2526. [https://](https://doi.org/10.1109/ISCAS.2005.1465139) [doi.org/10.1109/ISCAS.2005.1465139](https://doi.org/10.1109/ISCAS.2005.1465139)
- 48. Zhang Y, Lv H, Liu S, Xiang Y, Xie G (2015) Defect-tolerance analysis of fundamental quantum-dot cellular automata devices. J Eng 2015. <https://doi.org/10.1049/joe.2014.0344>
- Zhang Y, Lv H, Liu S, Xiang Y, Xie G (2015) Design of quantumdot cellular automata circuits using five-input majority gate. J Comput Theor Nanosci 12(10):3675–3681. [https://doi.org/10.](https://doi.org/10.1166/jctn.2015.4259) [1166/jctn.2015.4259](https://doi.org/10.1166/jctn.2015.4259)
- 50. Zhang Y, Lv H, Du H, Huang C, Liu S, Xie G (2016) Modular design of QCA carry flow adders and multiplier with reduced wire crossing and number of logic gates. Int J Circuit Theory Appl 44(7): 1351–1366. <https://doi.org/10.1002/cta.2163>

Mengbo Sun received her B.S. degree in Physics from Henan Normal University, China, in 2012. She is currently pursuing her master degree in Curriculum and Teaching Theory at Hefei University of Technology. Her main research interest includes pedagogy and QCA circuit design.

Hongjun Lv received his B.S degree in Physics from Hefei Normal University, China, in 1982 and his master degree in Physics from University of Science and Technology of China in 2001. He was with Hefei Normal University from 1982 to 2001. He then joined Hefei University of Technology as an associated professor in 2001. His research interest includes quantum optics, quantum information and quantum circuit design.

Yongqiang Zhang received his B.E. degree in Electronic Science and Technology from Anhui Jianzhu University, China, 2013. He is currently pursuing his Ph.D. in Integrated Circuits and Systems at Hefei University of Technology. His main research interest includes VLSI design, nanocircuit design and reliability computation.

Guangjun Xie received his Ph.D. degree in Signal and Information Processing from University of Science and Technology of China in 2002. He worked as a science postdoctor in Optics in University of Science and Technology of China from 2003 to 2005. He was a senior visitor at IMEC in 2007 and ASIC in 2011. He is currently a professor at Hefei University of Technology. His main research interest includes IC design, micro-nanocircuit and system.