

# A New Capacitance-to-Frequency Converter for On-Chip Capacitance Measurement and Calibration in CMOS Technology

Dongdi Zhu<sup>1</sup> · Jiongjiong Mo<sup>1</sup> · Shiyi Xu<sup>1</sup> · Yongheng Shang<sup>1</sup> · Zhiyu Wang<sup>1</sup> · Zhengliang Huang<sup>1</sup> · Faxin Yu<sup>1</sup>

Received: 30 March 2016 / Accepted: 17 April 2016 / Published online: 23 April 2016 © Springer Science+Business Media New York 2016

Abstract In this paper, a new capacitance-to-frequency converter using a charge-based capacitance measurement (CBCM) circuit is proposed for on-chip capacitance measurement and calibration. As compared to conventional capacitor measurement circuits, the proposed technique is able to represent the capacitance in term of the frequency so that the variations can be easily handled in measurement or calibration circuits. Due to its simplicity, the proposed technique is able to achieve high accuracy and flexibility with small silicon area. Designed using standard 180 nm CMOS technology, the core circuit occupies less than 50  $\mu$ m  $\times$  50  $\mu$ m while consuming less than 60  $\mu$ W at an input frequency of 10 MHz. Post-layout simulation shows that the circuit exhibits less than 3 % measurement errors for fF to pF capacitances while the functionality has been significantly improved.

Keywords Capacitance-to-frequency converter · Charge-based capacitance measurement · On-chip capacitance measurement and calibration · CMOS technology

# **1** Introduction

The process variations have always been one of the key issues in the robustness of CMOS integrated circuits especially in the

Responsible Editor: V. D. Agrawal

⊠ Yongheng Shang yh\_shang@zju.edu.cn mixed signal and RF circuits. For example, the variations of CMOS capacitances can be as large as 20 %. In the applications which heavily depend on capacitances accuracy, such as LC tank based voltage-controlled oscillator, the errors may introduce variations of operating frequency larger than 10 %, which is almost the tuning range of the oscillator in practice. Similar scenarios exist in the analogue-to-digital converters with high resolution, where well-matched capacitances are highly desired. Processing monitoring and calibration is hence of great interest to both microelectronics manufacturing and circuit designing [1-4]. The ring oscillator is a popular solution to track process variations, e.g., capacitance, in terms of frequency changes [4]. However, itself is very sensitive to many other variations, such as device sizes, supply voltage and temperature, etc.

It is not easy to extract the exact capacitance variations using a single kind of topology. To solve this issue, a new simple capacitance-to-frequency converter is proposed in this letter. It is able to transform the variations of capacitances in term of frequency changes with a considerably high accuracy, while maintaining a small silicon area and high flexibility in CMOS technology.

# **2** Design Considerations

The measurement of capacitance is an essential task in process characterisation. The CBCM technique has been a promising solution to measure on-chip capacitance for its high accuracy up to fF level. Figure 1 shows the topology of CBCM technique. Two non-overlap signals,  $V_p$  and  $V_n$  are applied to two inverters with and without load capacitors.

<sup>&</sup>lt;sup>1</sup> School of Aeronautics and Astronautics, Zhejiang University, Hangzhou 310027, China



Fig. 1 The topology of CBCM

By comparing the current difference between the two inverters (with or without capacitor under measure), the load capacitance can be determined as:

$$C_{\rm DUT} = \frac{l_2 - l_1}{V_{\rm dd} f_{\rm clk}} \tag{1}$$

where  $f_{clk}$  is the frequency of the square wave  $V_p$  and  $V_n$ .

However, this technique requires current meter in the measurement. Hence it is not suitable for on-chip calibration. Actually, the requirement for the on-chip capacitance variations measurement is quite different from conventional capacitance measurement. In such applications, no external current meter is available. However, only the variation of capacitance is required. For example, the percentage of variations over a reference capacitor is enough for the calibration of circuit performance. The simplest way to achieve this functionality is to use a ring oscillator to track the process variations. However, the oscillating frequency is highly dependent on other parameters, such as supply voltage, process corners of the transistors. Also, the operating frequency of the oscillator is never linear to the load capacitances due to non-linear effects of the circuits. These make the solution less attractive in the application of on-chip capacitance calibration.

It is observed that if the current difference in Eq. (1) can be replaced with some parameter that is easier to handle on-chip, such as frequency or period, the calibration of variations is possible. By combining the two above-mentioned solutions, a simple way for the capacitance variation monitoring can be performed in the following steps. By using the CBCM technique, the capacitance is calculated from the difference between the current of the two inverters. Then the current difference can be transformed into charge difference in reference capacitances, which subsequently results in the periodic difference in charging and discharging. Eventually, the capacitance is represented by differences in frequencies.

## **3 Proposed Design**

A circuit can then be designed based on this idea. Figure 2 shows the topology of the proposed capacitor-to-frequency

converter. In the capacitance measurement or calibration, each converter is loaded with different capacitances, and the differences in capacitance can be represented with different output period at  $V_{out}$ .

Compared with CBCM circuit in Fig. 1, by adding a tail MOS transistor MN<sub>3</sub>, the current of the inverter is transformed into voltage. Then switches MP3 and MN4 are added to control the charge over capacitor  $C_{\text{charge}}.$  A comparator is used to compare the voltage at this capacitor with a threshold voltage V<sub>ref</sub>. The operation of the circuit is described as follows. Initially, V<sub>ctrl</sub> is low, the capacitor is being charged until the voltage of the capacitor,  $V_c$  increase to  $V_{ref}$ . The output of the comparator, Vout will consequently be logical high when Vc reaches V<sub>ref</sub>. V<sub>out</sub> is delayed as V<sub>ctrl</sub> to control the switches which constitutes a feedback loop. In the delay time, V<sub>ctrl</sub> keeps low and the capacitor keeps charging. When V<sub>ctrl</sub> becomes high, the capacitor will be discharged immediately. Then the output of the comparator Vout and the output of the delay circuit V<sub>ctrl</sub> will be low again, the circuit will come to the next period. Finally, the capacitor Ccharge is charged and discharged to perform a periodical operation. Hence, the charging time, T is transformed to frequency,  $f_{out}$ . The current of the charging branch can be determined as:

$$I_{c} = \frac{V_{ref}}{T} C_{charge}$$
<sup>(2)</sup>

This relationship can be used to calculate or calibrate the capacitances. For example, two capacitors  $C_1$  and  $C_2$  are measured using two capacitance-to-frequency converters in Fig. 2. According to Eq. (2), we can get:

$$\Delta I_{c} = \frac{V_{ref}}{T_{1}} C_{charge} - \frac{V_{ref}}{T_{2}} C_{charge}$$
(3)

And the current difference  $\Delta I$  is linear to  $\Delta I_c$ :

$$\Delta \mathbf{I} = \alpha \Delta \mathbf{I}_{\mathbf{c}} \tag{4}$$

Here, the coefficient  $\alpha$  represents a linear relationship between  $\Delta I$  and  $\Delta I_c$ . It is a constant when the circuit parameters are all determined. Therefore

$$C_2 - C_1 = \frac{\Delta I}{V_{dd} f_{clk}} = \frac{\alpha \Delta I_c}{V_{dd} f_{clk}}$$
(5)

So by comparing the difference in period for the charging and discharging time among C<sub>1</sub> and C<sub>2</sub>, the capacitance difference is now the time (or frequency) difference. The coefficient  $\alpha$  in Eq. (4) varies with  $f_{clk}$ , C<sub>charge</sub>, V<sub>ref</sub> and device sizes of MP<sub>2</sub>, MN<sub>2</sub>, MN<sub>3</sub>. It can be optimized to achieve high accuracy at desired range of measurement. Firstly,  $f_{clk}$  and component MP<sub>2</sub>, MN<sub>2</sub>, MN<sub>3</sub> determine the current consumption of the inverter. If the current consumption is too small, the V<sub>c</sub> could not reach V<sub>ref</sub>, leading to the failure of the circuit.





However, large current consumption leads to poor linearity. Secondly,  $V_{ref}$  and  $C_{charge}$  should be properly sized according to the range of capacitance under measure. Finally, the delay time is determined based on the discharged time of  $C_{charge}$ . It is important to make sure  $C_{charge}$  can be discharged to zero within the delay time.

## **4 Simulation Results**

In the applications of mixed-signal and RF CMOS IC design, the typical capacitance is fF to pF. Hence the circuit in this work is optimized at such ranges. The circuit is implemented using a standard CMOS process. Only standard CMOS devices such as MOS transistors and capacitance are used in the circuit. It is optimized to measure fF to pF capacitance. For example, when  $V_{dd} = 1.8$  V,  $f_{clk} = 10$  MHz,  $C_1 = 302.5$ fF,  $C_2 = 1058.5$ fF,  $V_{ref} = 0.7$  V, the delay time is 2us, the simulated  $V_{out}$  of the circuits with the two load capacitors are shown in Fig. 3. In this scenario, the circuit except the capacitance is less than 50 µm × 50 µm and consumes less than 60 µW.



Fig. 3 The simulated Vout of the circuit

In Fig. 3,  $V_{out1}$  and  $V_{out2}$  exhibit obvious differences in phase and frequency. Based on this difference, the calibration can be performed on-chip using digital technique. Also, if the capacitance is measured, the proposed circuit can be used to calculate the capacitance like a conventional CBCM technique. In CBCM technique, the capacitance is calculated using current difference, while the frequency difference is used in the proposed circuit. According to the frequency of  $V_{out1}$  and  $V_{out2}$ ,  $f_{out1}$  and  $f_{out2}$ , we can get different charging time  $T_1$  and  $T_2$ . Using Eq. (3), the current difference  $\Delta I_c$  can be calculated. Here we can get the linear relationship of  $\Delta I_c$ and  $\Delta I$ :

$$\alpha \approx 3.31$$
 (6)

We can compare with the conventional CBCM technique, here the measurement error of this circuit is 0.53 %. According to the range of capacitance under measure, we can modify  $f_{\rm clk}$ ,  $C_{\rm charge}$ ,  $V_{\rm ref}$  and device sizes of MP<sub>2</sub>, MN<sub>2</sub>, MN<sub>3</sub> to obtain good linearity.

Several design considerations can be concluded as follows. The frequency of the clock signal and C<sub>charge</sub> should be determined based on the considerations of operating speed and linearity of measurement results and the suitable range of the capacitance of  $C_{DUT}$ . As mentioned above, the increase of  $f_{clk}$ results in the increase of charging current I and consequently the decrease of the charging period of C<sub>charge</sub>, which is preferred to the circuit speed. However, with high input frequency,  $f_{clk}$  and large capacitance, the measurement results of  $C_{DUT}$ exhibits a poor linearity. Therefore,  $f_{clk}$  and  $C_{charge}$  should be determined according to the range of capacitance under measure. For example, when the capacitance is around 10fF, we can increase  $f_{clk}$  to 100 MHz, which can be decreased to 5 MHz if the capacitance under measure is around 1 pF. The minimum reference frequency can be as low as 1 MHz if a lower speed operation is acceptable. Besides, the capacitance of C<sub>charge</sub> can be set to 20 pF to keep a proper charging time difference. As for the design of comparator, the voltage reference and voltage offset should be considered based on the requirement of accuracy. In this design, V<sub>ref</sub> is set to be 0.7 V considering the charging time of C<sub>charge</sub> as well as the topology of the comparator. Since the accuracy of C<sub>DUT</sub> is directly limited by the offsets of the comparator. In this work, simulations are carried out to ensure the robustness of this design. For example, we can manually add 5 mV offset voltage in the comparator, which is a typical value of offset in this kind of topology. The accuracy degrades by 0.7 %, which is quite acceptable in the proposed system. However, if the offset is increased to 15 mV, the accuracy can be degraded by more than 3 %, which is not acceptable. This ensures the proper operation of proposed system. As long as desired measurement range is determined, the circuit can be further optimized for smaller silicon area and higher accuracy. Post-layout simulations with process corners are performed to verify the functionality of the proposed circuit at a wide working range. The percentage of error in the circuits is summarized in Fig. 4. It is observed that the proposed circuit is able to provide a high accuracy (less than 2 % error) from fF to pF ranges.

Besides, according Eqs. (1)(3)(4), we can get:

$$\frac{1}{T_1} - \frac{1}{T_2} \propto C_{\text{DUT}} \tag{7}$$

where  $T_1$  and  $T_2$  can be directly calculated from  $f_{out1}$  and  $f_{out2}$ . Define the time reciprocal difference as delayed frequency difference (DFD). The linear relationship between this delayed frequency difference and capacitance under measure is also shown in Fig. 4. It is observed that the unified DFD exhibit a linear relationship with the capacitance under measure from fF to pF ranges. It suggests that the measurement or calibration can be performed on-chip precisely.

## **5** Conclusion

A capacitance-to-frequency converter is proposed. It can be used to measure the on-chip capacitance up to 1fF accuracy in term of output frequency measurement. More importantly, it is able to perform on-chip digital calibration regarding capacitance variations. The circuit is designed and simulated using a standard 180 nm CMOS technology, the core circuit occupies



Fig. 4 Delayed frequency difference (unified) and percentage error

less than 50  $\mu$ m × 50  $\mu$ m and the building blocks of the circuits are standard CMOS circuits which can be easily configured for use at different operating frequencies, capacitance under measurement, and accuracy as well as for different CMOS technology nodes.

**Acknowledgments** This work was supported by the National Natural Science Foundation of China under Grant 61401395, and the Scientific Research Fund of Zhejiang Provincial Education Department under Grant Y201533913.

### References

- Chang YW, Chang HW, Lu CY, King YC, Ting W, Ku YH (2006) Interconnect capacitance characterization using charge-injectioninduced error-free (CIEF) charge-based capacitance measurement (CBCM). IEEE Trans Semicond Manuf 19(1):50–56
- Peng YX, Qian TR, Lin XW, Zheng S (2015) A New On-chip Signal Generator for Charge-Based Capacitance Measurement Circuit. J Electron Test 31(31):329–333
- Sylvester D, Chen JC, Hu C (1998) Investigation of interconnect capacitance characterization using charge-based capacitance measurement (CBCM) technique and three-dimensional simulation. IEEE J Solid State Circuits 33(3):449–453
- Welter L, Dreux P, Aziza H, Portal J-M (2015) Embedded highprecision capacitor measurement system based on ring-oscillator. Electron Lett 6(51):521–523

**Dongdi Zhu** was born in Ningbo, Zhejiang, China. He received his bachelor of engineering from College of Information Science & Electronic Engineering, Zhejiang University, in 2015. He is currently working toward the Ph.D. degree at School of Aeronautics and Astronautics, Zhejiang University. Now, he is mainly working on GaAs MMIC for microwave and millimeter-wave applications

**Jiongjiong Mo** received the M.S. degree in Electrical and Computer Engineering from Georgia Institute of Technology, USA in 2008 and Ph.D. degree in Microelectronics and Nanotechnology from University of Science and Technology of Lille, France from 2009 to 2012. She was a post doc in Nanoelectronics group of Electrical and Information Department of Lund University, Sweden from 2012 to 2014. She joined Zhejiang University in 2015 as assistant professor in 2015. Her main research is focusing on the semiconductor devices development, including design, processing and characterization

Shiyi Xu received the B.S. degree from School of Communication Engineering, HoHai University, Changzhou, China in 2015 and is presently Studying toward M.S. degree in School of Aeronautics and Astronautics, Zhejiang University, Hangzhou, China. His research focus on radio frequency and microwave technology

**Yongheng Shang** received the B.S. and Ph.D. degree from the Department of Information and Electronic Engineering, University of Surrey, Guildford, United Kingdom, in 2005 and 2011, respectively. In 2011, he joined the School of Aeronautics and Astronautics, Zhejiang University, Hangzhou, China, as a post-doctoral researcher, and became a lecturer in 2013. His research interests include phased array radar system design and signal processing, MMIC design, test and reliability study

**Zhiyu Wang** received the B.S. and Ph.D. degree from the Department of Information and Electronic Engineering, Zhejiang University, Hangzhou, China, in 2007 and 2013, respectively. He was a visiting student at Massachusetts Institute of Technology (MIT), Cambridge, and Harvard University, Cambridge, during 2011-2013. In 2013, he joined the School of Aeronautics and Astronautics, Zhejiang University, Hangzhou, China, as a lecturer, and became an associated professor in 2015. His research interests include active metamaterial design and application, multipactor discharge suppression, and MMIC design

Zhengliang Huang received his Bachelors degree in Microelectronics and Solid State Electronics from Zhejiang University, China and his Doctorate in Information Technology of Aeronautics and Astronautics from Zhejiang University, China. He is currently working in the microwave area at Institute of Astronautics Electronics Engineering. His research interests include microwave and RF circuits, especially MMIC PA, and LNA

**Faxin Yu** received the B.S., M.S. and Ph.D. degree from the School of Electronics and Information Engineering, Harbin Institute of Technology, Harbin, China, in 1997, 1999 and 2002, respectively. He was a system architect at UTStarcom during 2002-2005. In 2006, he joined the School of Aeronautics and Astronautics, Zhejiang University, Hangzhou, China, as a postdoc, becoming an associate professor in 2007 and professor in 2011. His research interests include MMIC design, and encrypt cognitive radio technology