

# **Design and evaluation of clocked nanomagnetic logic conservative Fredkin gate**

**Ali Akbar Dadjouyan1 · Samira Sayedsalehi2 · Reza Faghih Mirzaee3 · Somayyeh Jafarali Jassbi1**

Published online: 26 November 2019 © Springer Science+Business Media, LLC, part of Springer Nature 2019

#### **Abstract**

Nanomagnetic logic (NML) has recently been proposed as an attractive and promising implementation of QCA and also as a possible alternative to the CMOS technology. With this emerging technology, it is possible to process and store binary information according to the magnetization state of nanomagnets. Similar to other nanotechnologies, NML circuits are also sensitive to fabrication variations and thermal fuctuations. Therefore, it is highly consequential to improve the testability of these circuits. Circuits based on conservative logic inherently enhance test performance. In this paper, the Fredkin gate, which is one of the most famous conservative reversible gates has been designed and simulated in NML by considering the physical properties of nanomagnets. It can be used to design other testable and ultra-low-power NML circuits as well. OOMMF physical simulation tool is used to simulate and validate the proposed gate at room temperature. The results indicate the correct functionality of the design.

**Keywords** Nanotechnology · Field-coupled nanocomputing · Nanomagnetic logic · Conservative logic · Reversible logic · Fredkin gate · NML clocking

## **1 Introduction**

Conventional CMOS circuits have recently faced some challenges especially in nanoscale such as short channel efects, reduced gate controllability, and high leakage current density. The introduction of nanoscale devices such as nanomagnet logic (NML) has led to a promising solution for dealing with these challenges and difficulties  $[1, 2]$  $[1, 2]$  $[1, 2]$ . NML is based on the feld-coupled nanocomputing principle that uses bistable and single-domain nanomagnets for storing, processing, and transferring data. Due to the magnetic nature of this emerging technology, NML circuits have very low power consumption [[3](#page-9-2), [4\]](#page-9-3). Moreover logic and memory can be combined with each other in the same device [[5](#page-9-4)]. In addition, their high resistance to radiation and heat also

- <sup>2</sup> Department of Computer Engineering, South Tehran Branch, Islamic Azad University, Tehran, Iran
- <sup>3</sup> Department of Computer Engineering, Shahr-e-Qods Branch, Islamic Azad University, Tehran, Iran

makes them suitable for the employment in harsh operating environments [[6,](#page-9-5) [7\]](#page-9-6). Finally, these circuits can operate at room temperature because of their relatively large magnetic energies [\[8](#page-9-7)]. Due to these special advantages, NML could be considered as an alternative or a complementary logic device to the customary CMOS technology.

NML circuits, like many other nanoscale circuits, are subject to process and environmental variations. Irregular distances between nanomagnetic cells, missing cells, and merging nanomagnets are the most common defects [[9](#page-9-8)], each of them afects the energies of nanomagnets and their switching behavior, and consequently infuences the overall performance of NML circuits [[10](#page-9-9)]. Thermal fuctuation is another factor that might change the switching of nanomagnets [\[11](#page-9-10), [12\]](#page-9-11). As a result, the design of testable NML circuits is of great importance.

Error detection is one of the primary tasks in test process either immediately after fabrication or during normal circuit operation. Thus, if the techniques that facilitate error detection are used, the efficiency of the test process as well as the fault tolerance will be increased. One of the difficulties with error detection in conventional circuits made from conventional gates is that they do not have the inherent capability of error detection and their designs need to be modifed in order

 $\boxtimes$  Samira Sayedsalehi s\_sayedsalehi@azad.ac.ir

<sup>&</sup>lt;sup>1</sup> Department of Computer Engineering, Science and Research Branch, Islamic Azad University, Tehran, Iran

to provide error detection ability. For example, the triple modular redundancy is a well-known fault-tolerant method, in which three completely identical circuits are used, and the error occurrence is detected by an extra voter circuit.

In the conservative logic, frst introduced in 1982 [[13](#page-9-12)], there are equal numbers of 1s in the input and output vectors. Using this important feature, all unidirectional errors can be detected by comparing the number of 1s in the corresponding inputs and outputs. Furthermore, conservative circuits are parity preserving; therefore, any number of odd errors can be detected. One of the most famous conservative gates is Fredkin gate  $[13]$  $[13]$ , which is also a universal gate. It means that all of the circuits made from it are also conservative. In this case, only two test vectors, all of which are zero or one, can detect all unidirectional errors, regardless of the implemented function [[14\]](#page-9-13).

Another unique feature of Fredkin gate is reversibility. In reversible logic, the number of inputs and outputs is equal and there is a one-to-one mapping between them. Therefore, having the values of the outputs, we can obtain the values of the inputs, and vice versa. Laundauer has shown that the cost of energy dissipation due to the missing of one bit is equal to KTln2 Joules [[15\]](#page-9-14), where '*K*' is Boltzmann constant and '*T*' is temperature. Then, Bennett has shown that reversible logic is a solution to this energy loss problem  $[16]$  $[16]$ . This feature of reversible logic makes it suitable for the design of ultralow-power nanocircuits [\[16](#page-9-15)] and also facilitates the testing procedure of these circuits by improving their observability and controllability [\[17](#page-9-16)].

The QCA layout of the Fredkin gate has been proposed in [\[18](#page-9-17)[–20](#page-9-18)]. There are also several approaches that have utilized Fredkin gate to design testable QCA circuits [\[14,](#page-9-13) [18](#page-9-17), [19](#page-9-19)]. However, to the best of our knowledge, no complete design and micromagnetic simulations of nanomagnetic Fredkin gate have yet been presented in the literature.

The nature of nanomagnetic materials and their intrinsic properties, shapes, dimensions, and spacing are infuential on their behavior and should be carefully investigated [\[21](#page-9-20)]. In addition, in order to design a real NML circuit, that contains a large number of nanomagnets, an appropriate clock signal should be used. Therefore, our goal is to design and evaluate nanomagnetic Fredkin gate as a fundamental conservative reversible gate, with the engineering of the properties of nanomagnetic materials and their geometry. This nanomagnetic gate can be used as the basic gate for testable ultra-low-power NML circuits.

The rest of this article is organized as follows: Sect. [2](#page-1-0) provides background on NML and conservative logic. The clocking scheme required to NML circuits is also explained in this section. The proposed in-plane nanomagnetic logic design of Fredkin gate is presented in Sect. [3.](#page-2-0) Simulation results, based on OOMMF simulator, are presented in Sect. [4](#page-4-0) and then conclusion appears in Sect. [5](#page-9-21).

### <span id="page-1-0"></span>**2 Background**

## <span id="page-1-2"></span>**2.1 NML**

The fundamental cell of NML devices is an elongated magnetic material with a single-domain behavior (Fig. [1\)](#page-1-1). If the size of the magnet is set from 100 to 10 nm, it will be in the single-domain area [\[22\]](#page-9-22). In the magnetic saturation conditions, where the nanomagnet is fully magnetized by an external feld *H*, there are only two stable states that can be used to represent the binary logic values. By removing this external feld, the nanomagnet maintains its magnetic state property along its longest axis, which is called the easy axis, where the magnet has the least anisotropy energy [\[23](#page-9-23)].

In NML circuits, the logical calculations and information transformations are done by magnetic interactions between adjacent cells. In order to drive the data fow from input to output, the nanomagnets are initially forced in the null state by applying an external magnetic feld along their hard axis (the shortest axis). The input nanomagnet is then set to zero or one. In this case, the nanomagnets will drive information to the output under the infuence of their previous magnet's feld. In fact, magnets that are in the null state have the most energy of anisotropy, thus they can easily change their positions with the small external feld of their neighboring magnets. The magnitude of the external magnetic feld should be large enough to force all the nanomagnets in the null state. A proper clocking system is necessary to ensure that data flows in the desired direction  $[24]$  $[24]$ . In Sect. [2.2](#page-2-1), the clocking scheme is described as an appropriate solution for controlling data fow and the switching of complex NML circuits.

Like QCA, the fundamental logic gates in NML are inverter and majority gate. Diferent structures for these gates have been presented in the literature for both QCA and NML technologies [[8,](#page-9-7) [24](#page-9-24)[–30](#page-9-25)]. Unlike QCA, any variation in the shape of nanomagnets modifes their shape anisotropy, which in turn changes their energy barriers and the overall behavior of the circuit. Using this phenomenon, the nonmajority-based AND/OR gates have been proposed in [[31,](#page-9-26)



<span id="page-1-1"></span>**Fig. 1** Hysteresis curve of a single-domain rectangular magnet

[32](#page-9-27)]. For the correct functionality, the external feld should only be applied to the middle right trapezoid nanomagnet, which is not possible in practice. To overcome this problem, the utilization of helper magnets as well as the shape engineering of input nanomagnets has been suggested in the literature [\[31](#page-9-26)].

#### <span id="page-2-1"></span>**2.2 Clocking operation**

As mentioned before, the energy of adjacent nanomagnets afects each other, and it can cause some of the nanomagnets to be switched early and transmit data in the reverse direction. Therefore, to ensure unidirectional data flow, the energy of the entire system must be controlled properly. In addition, the magnetic feld created by a single nanomagnet is not large enough to put the magnetization of all its neighbors in a new state. Hence, in order to help the correct switching of nanomagnets, an external magnetic feld is required, which is called the clock [[33–](#page-9-28)[35](#page-10-0)].

A three-phase clocking system is the most commonly used scheme to control the propagation of data through NML circuits. In this method, the NML circuit is divided into small areas called clock zones, and a diferent overlapping clock signal is applied to each of these areas. Three-phase clocking systems have been presented in [\[12](#page-9-11), [33,](#page-9-28) [34,](#page-10-1) [36\]](#page-10-2). In a three-phase clocking system, each of the clock zones has three stages of RESET, SWITCH, and HOLD (Fig. [2](#page-2-2)). The nanomagnets in the RESET stage are in their null states. At the SWITCH stage, the magnitude of the clock is zero, and the nanomagnets of this area can be in a new logical state due to the magnetic felds of adjacent nanomagnets that are in the HOLD state. Nanomagnets in the HOLD stage have a stable magnetic state.

Diferent methods have been proposed to create a clock for NML. A common method is to use a magnetic feld generated by an electric current whose wires are placed at the bottom of nanomagnets (Fig. [3\)](#page-2-3). The material is a copper wire that is wrapped by a supermalloy on its sides and



<span id="page-2-3"></span>**Fig. 3** NML with the magnetic clock mechanism. The clock signal of each zone is provided by a magnetic feld generated by the current fowed through separate copper wire, which is placed under the magnets' plane [[39](#page-10-5)]

bottom to enclose its feld [[38](#page-10-3)]. The thickness of this wire should be such that it can create the necessary magnetic feld to force the nanomagnets in a null state.

#### **2.3 Conservative logic**

The conservative logic was frst presented in [\[13\]](#page-9-12). In a conservative gate, the number of inputs and outputs is the same. One of the main advantages of conservative logic circuits is that they naturally support concurrent error detection [[14\]](#page-9-13). In these circuits, all unidirectional stuck-at faults can be detected using only two test patterns. One of the most famous conservative gates is Fredkin gate, which is also a reversible gate [\[13](#page-9-12)]. It means that the number of 1's in each input vector and in corresponding output is equal, and there is a one-to-one mapping between inputs and outputs. In addition, this gate is a universal gate and every conservative reversible circuit can be designed by using only a number of Fredkin gates. This gate and its truth table are shown in Fig. [4.](#page-2-4)

## <span id="page-2-0"></span>**3 The proposed structure for nanomagnetic Fredkin gate**



<span id="page-2-2"></span>**Fig. 2** The three-phase clocking system with a phase diference of 120° [\[37\]](#page-10-4)

Majority gate and inverter are the basic logic gates of QCA and NML. A 3-input majority gate can be converted to AND/OR (or NAND/NOR) by permanently fxing one of the



| А | B | C | P | Q           | R |
|---|---|---|---|-------------|---|
|   |   |   |   |             |   |
| 0 | 0 | 0 | 0 | 0           | 0 |
| 0 | 0 | 1 | 0 | 0           | 1 |
| 0 | 1 | 0 | 0 | 1           | 0 |
| 0 | 1 | 1 | 0 | 1           | 1 |
| 1 | 0 | 0 | 1 | 0           | 0 |
| 1 | 0 | 1 | 1 | 1           | 0 |
| 1 | 1 | 0 | 1 | 0           | 1 |
| 1 | 1 | 1 | 1 | $\mathbf 1$ | 1 |

<span id="page-2-4"></span>**Fig. 4** Fredkin gate and its truth table [[13](#page-9-12)]

inputs to logic 0/1. However, this fxed input values might cause a stuck-at fault in NML circuits [[31\]](#page-9-26). In addition, the majority gate can increase the number of connections and nanomagnets. Therefore, non-majority based AND/OR gates are utilized in the proposed layout of nanomagnetic Fredkin gate (Fig. [5\)](#page-3-0). In Fig. [5,](#page-3-0) red and green nanomagnets are, respectively, used to display the 2-input AND and OR gates. Additionally, yellow, black, and gray colors represent helper, input, and AF ordered nanomagnets, respectively. The AND and OR gates are put in the second and fourth clock zones (zone2 and zone4). The inputs are duplicated and applied at multiple positions with the aim of avoiding wire crossings.

As mentioned in Sect. [2.1,](#page-1-2) for the proper operation of AND/OR gates, the external feld must be applied only to their central magnet. However, it is not feasible to do so in real circuits, which contain a large number of nanomagnets. It is therefore very important to design proper clock signals. In addition to afecting the accuracy of circuit operation, choosing the appropriate clock period, overlaps, and rise and fall time has also major efects on reducing dynamic power and increasing the speed of NML circuits. The speed of NML circuits generally depends on the clock frequency. On the other hand, the number of nanomagnets in a clock zone directly affects the clock frequency. The larger the number of nanomagnets in a clock zone, the greater the time it takes to change the state of all of them from null to a stable state. Furthermore, the probability of random switching of nanomagnets inside a clock zone due to thermal fuctuations increases with the number of nanomagnets [[8\]](#page-9-7). Therefore, to increase the speed and reliability of the circuit, only two nanomagnets have been situated in every clock zone of the proposed clocking system.

In this paper, we assume that the magnitude of the magnetic feld inside a clock zone in the RESET state is constant and the value outside it is zero. In a real clock line, due to the fabrication issues, the cross section areas are not completely rectangular and due to the need for additional oxide layers, the gap between two adjacent clock lines increases. Therefore, the magnitude of the magnetic feld clock within a zone is not exactly constant and is lower at the boundaries between zones. Furthermore, the value of this feld in an adjacent clock line in the HOLD state does not immediately reach zero. The nanomagnets located between the two clock zones receive a smaller feld. If this gap widens between the two adjacent clock zones, there is a possibility of an error in data transmission. In [\[40](#page-10-6), [41\]](#page-10-7), by using the Maxwell 2D and OOMMF tools and the actual implementation of clock lines, it has been shown that the smaller the gap, the lower the probability of error occurring.

In addition, if the two nanomagnets have the same dimensions, in the SWITCH phase, the right nanomagnet may be changed sooner than the left one due to the fuctuations. To avoid this problem, we take the aspect ratio (length to



<span id="page-3-0"></span>**Fig. 5** Proposed layout for nanomagnetic Fredkin gate and its clock zones (Color figure online)

width ratio) of the nanomagnet in the right-hand side smaller than the left-hand one, as proposed in  $[12]$ . In addition, this implies that the nanomagnets could switch from null to a stable state with a fast fall time.

The energy of the nanomagnets, in addition to their size and shape, depends on their material. Therefore, the material must be properly selected. This selection will also afect the magnitude and period of the clock. In this paper, cobalt with biaxial anisotropy, suggested in [[42\]](#page-10-8), is used to increase the stability of the hard axis of the nanomagnets. Therefore, magnets that are in the null state will be more stable against thermal fuctuations and marginal felds of adjacent nanomagnets. Furthermore, lower clock signal magnitude is required to keep these magnets in the null state. The hysteresis curves from OOMMF simulations for two distinct rounded rectangular biaxial cobalt nanomagnets, with  $K1 = 6 \times 10^4$  J/m<sup>3</sup> and dimensions of  $45 \times 90 \times 20$  nm<sup>3</sup> and  $45 \times 70 \times 20$  nm<sup>3</sup> in the presence of a gradually increasing and decreasing external feld along their easy axes show that the smaller nanomagnet has a coercivity of 112 mT, while the larger one has a coercivity of 182 mT. As a result, when a clock is applied to the hard axis of two AF ordered nanomagnets inside a clock zone, the smaller nanomagnet enters to the null state earlier than the larger one. The magnitude of the clock should certainly be such that it can force the nanomagnets into the null state. In addition, the diference between aspect ratios causes the larger nanomagnet to be switched earlier than the smaller one when the clock signal changes from the RESET to the SWITCH phase. Therefore, data is transmitted in the correct direction.

The stability of nanomagnets that are vertically and ferromagnetically arranged is much less than the stability of the nanomagnets placed in the form of AF ordered. As shown in Fig. [5](#page-3-0), in order to increase their stability, the helper nanomagnets are utilized on their left- or right-hand side(s)  $[43]$  $[43]$ . The geometric shape and dimensions of these nanomagnets are determined in such a way that the external feld can hold up the vertical nanomagnets in a null state until the signal arrives from adjacent nanomagnets.

## <span id="page-4-0"></span>**4 Simulations and results**

The object-oriented micromagnetic framework (OOMMF) provided by NIST [\[44\]](#page-10-10) is used to simulate the proposed nanomagnetic Fredkin gate. This tool solves the nonlinear equation of Landau–Lifshitz–Gilbert [[45,](#page-10-11) [46\]](#page-10-12), which describes the magnetization under an efective magnetic feld. The simulation results of the OOMMF tool are very similar to those obtained from experimental conditions [\[31](#page-9-26)].

The proper choice of the aspect ratio and thickness of the nanomagnets inside a clock zone is important to provide a correct operating situation. The excessive aspect ratio of the nanomagnets results in an unstable null state and, as a result, incorrect operation of the circuit. To tackle this problem, on the one hand, the clock magnitude has to be increased. This will increase dynamic power as a consequence. On the other hand, if the aspect ratio is too small, the switching process will be difficult due to the excessive stability of the nanomagnets in their hard axes. Diferent simulations are done in this paper to obtain the appropriate aspect ratio of the nanomagnets. According to our investigations, the appropriate ratios for small and large nanomagnets are 1.5 and 2, respectively. The dimensions of these nanomagnets are  $45 \times 70$  nm<sup>2</sup> and  $45 \times 90$  nm<sup>2</sup> with the thickness of 20 nm. Note that the excessive increase in thickness will increase the probability of the vortex magnetization.

In addition, the proper distance between the nanomagnets is of importance for their correct switching. If this internanomagnet distance is high, coupling strength between nanomagnets decreases and the probability of occurring switching error increases. On the other hand, if this distance is greatly reduced, although it increases the strength of the interaction between the nanomagnets, the probability of merging the nanomagnets, because of their high proximity, increases. Based on our OOMMF simulations, 20 nm and 30 nm are appropriate for horizontal and vertical internanomagnet distances, respectively.

In addition, for correct operation of the AND/OR gates, the slanted edge nanomagnet cutting angle (*θ*) must be in an appropriate range. To determine the proper range of this angle, diferent input combinations as well as clock signal must be considered. In the case of AND gate, the minimum value of  $\theta$  is determined by a state in which only of the inputs is solely '1.'. In this case, if this angle is too low, the gate output may be in the incorrect state when the clock feld is removed. On the other hand, the maximum allowed  $\theta$  is related to the state where both inputs are in logic '1.' If this angle is too large, then the computational slanted edge nanomagnet cannot settle down to the correct magnetization state. In addition, the larger the angle is, the greater the clock range needed to reset this magnet.

Similarly, the minimum  $\theta$  value for OR gate is determined by a condition where one of the input values is exclusively '1.' The maximum value of this angle is also determined by a state whose inputs are '0.'

Based on the simulations performed by OOMMF, an angle of about 45° seems to be an appropriate choice, although the AND/OR gates are also capable of working properly with slightly smaller or larger angles.

In our OOMMF simulations, single-domain cobalt nanomagnets with the cell size of  $4 \times 4 \times 4$  nm<sup>3</sup>, saturation magnetization of  $Ms = 1 \times 10^6$  A/m, exchange coefficient of A =  $1.3 \times 10^{-11}$  J/m, biaxial anisotropy constant of  $K1 = 6 \times 10^4$  J/m<sup>3</sup> and temperature of 300 K (room temperature) are considered. In order to achieve more

<span id="page-5-0"></span>

| Design and simulation parameters |                                          |  |  |  |  |
|----------------------------------|------------------------------------------|--|--|--|--|
| Material                         | Cobalt                                   |  |  |  |  |
| Ms (saturation magnetization)    | $1 \times 10^6$ A/m                      |  |  |  |  |
| K1 (biaxial anisotropy constant) | $6 \times 10^4$ J/m <sup>3</sup>         |  |  |  |  |
| A (exchange stiffness)           | $1.3 \times 10^{-11}$ J/m                |  |  |  |  |
| $\alpha$ (damping coefficient)   | 0.1                                      |  |  |  |  |
| Temperature                      | 300 K                                    |  |  |  |  |
| Mesh size                        | $4 \times 4 \times 4$ nm <sup>3</sup>    |  |  |  |  |
| Large magnets size               | $45 \times 90 \times 20$ nm <sup>3</sup> |  |  |  |  |
| Small magnets size               | $45 \times 70 \times 20$ nm <sup>3</sup> |  |  |  |  |
| Input magnets size               | $90 \times 45 \times 20$ nm <sup>3</sup> |  |  |  |  |
| Horizontal distance              | $20 \text{ nm}$                          |  |  |  |  |
| Vertical distance                | $30 \text{ nm}$                          |  |  |  |  |
| Large helper magnet size         | $65 \times 48 \times 20$ nm <sup>3</sup> |  |  |  |  |
| Small helper magnet size         | $50 \times 40 \times 20$ nm <sup>3</sup> |  |  |  |  |

<span id="page-5-1"></span>**Table 2** Clock parameters



consistency with experimental results, we assumed that the damping coefficient is  $0.1$  [[31\]](#page-9-26). Table [1](#page-5-0) summarizes the design and simulation parameters. In this paper, the three-phase overlapping clocking systems with the phase diference of 120° and nonzero rise and fall time have been taken into consideration. The parameters and waveforms of this clocking system are shown in Table [2](#page-5-1) and Fig. [6,](#page-5-2) respectively.

<span id="page-5-3"></span>**Fig. 7** OOMMF simulation of the proposed gate, for the input ▸combination of '001,' **a** after the switching of clock zone1 nanomagnets, **b** after the switching of clock zone2 nanomagnets, **c** after the switching of clock zone3 nanomagnets, **d** after the switching of clock zone4 nanomagnets (fnal state) (Color fgure online)

The magnetization states of the nanomagnets after diferent switching stages of each clock zone for the input combination of  $ABC = 001$  are shown in Fig. [7.](#page-5-3)

After all input nanomagnets are forced in a desired logic level by applying a large magnetic feld, the clock system is introduced into the circuit nanomagnets in accordance with Fig. [6](#page-5-2) in the direction of  $+x$ . By applying a gradually increasing clock signal from 0 to 170 mT to the zone2 nanomagnets, these nanomagnets switch from HOLD to RESET. At this moment, the nanomagnets of the frst (and fourth) and third clock zones are in RESET and HOLD stages, respectively. After the nanomagnets of the zone2 are stabilized in their null state, the clock applied to the frst (and fourth) zones is gradually removed so that their nanomagnets are switched to a stable state under the infuence of the coupling feld of the input nanomagnets (and zone3 nanomagnets).

Please note that if the clock signal is removed abruptly, thermal fuctuations might change the state of unstable null nanomagnets randomly. Based on our simulations, 1 ns fall time is sufficient to switch the nanomagnets of a clock zone correctly. Due to the high aspect ratio of the input nanomagnets, this clock does not afect their magnetization states.

Figure [7](#page-5-3)a shows the status of the nanomagnets at the end of the SWITCH stage of the clock zone1. After the amplitude of the clock in zone1 (and also zone4) reaches zero, zone3 nanomagnets are forced into the RESET stage with an incremental clock. It is worth it to mention again that zones 1 and 4 receive the same clock signal. Then, zone2 nanomagnets switch to their stable states by gradually removing the clock (Fig. [7b](#page-5-3)). This procedure is repeated for the frst/ fourth and third clock zones, and then for the second and frst (fourth) clock zones. The states of the nanomagnets at the end of the switching stage of these steps are shown in Fig. [7c](#page-5-3) and d, respectively. In addition, white, red, and blue cells in Fig. [7](#page-5-3) indicate the null, logic 1, and logic 0 states, respectively.



<span id="page-5-2"></span>**Fig. 6** OOMMF simulation of clock signals





**Fig. 7** (continued)



<span id="page-8-0"></span>**Fig. 8** Simulation results of the magnetization of AND/OR components in Fig. [5](#page-3-0) over time, at room temperature in the presence of thermal fuctuations, **a** AND1, **b** AND2, **c** AND3, **d** AND4, **e** OR1, **f** OR2 (Color fgure online)

To demonstrate more vividly, the magnetization evolution through a clock cycle is illustrated in Fig. [8](#page-8-0). Additionally, Fig. [8](#page-8-0) shows waveforms with the consideration of thermal fuctuation analysis. We performed 10 simulations at room temperature with diferent random seeds using the OOMMF extension developed by the University of Hamburg called ThetaEvolve [[47](#page-10-13)]. Simulation results illustrated in Fig. [8a](#page-8-0)–f correspond to the AND and OR gates in Fig. [5.](#page-3-0) The red, blue, and green signals in Fig. [8](#page-8-0) indicate waveforms of the frst input, the second input, and the output cells of the AND/OR gates, respectively. The waveforms of computational nanomagnets (*y*1, *y*2, *y*3,  $Q$ , and  $R$ ) are only presented in this figure for the sake of simplicity. The change in the state of the all computational nanomagnets in the switching stage is always slightly after the change in the input magnets of the gates. For example, considering the AND gate with the inputs *a* and *b* and the output *y*1 (Fig. [5](#page-3-0)), the fnal state of *y*1 at the end of the switching stage is determined slightly after the change of the input magnets *a* and *b* to 0 and 1, respectively.

As shown in Fig. [8e](#page-8-0) and f, the *P* and *Q* outputs of the Fredkin gate enter their stable state after 16.2 ns. Therefore, the operating frequency of this circuit is about 62 MHz.

Similarly, all the other seven input combinations are tested as well. The simulation results confrm the correct functionality of the proposed design for all of the input combinations.

# <span id="page-9-21"></span>**5 Conclusion**

In this paper, we have considered the design of testable NML circuits using conservative logic. For this purpose, nanomagnetic Fredkin gate as a universal conservative reversible gate has been designed and simulated. We have considered the efects of physical parameters of nanomagnets, as well as inter-nanomagnet distances and clocking system on the functionality of the proposed NML gate by utilizing the OOMMF tool. The simulation results indicate the correct functionality of the proposed gate for all of the possible input combinations at room temperature.

## **References**

- <span id="page-9-0"></span>1. Cowburn, R., Welland, M.: Room temperature magnetic quantum cellular automata. Science **287**(5457), 1466–1468 (2000)
- <span id="page-9-1"></span>2. Csaba, G., Imre, A., Bernstein, G.H., Porod, W., Metlushko, V.: Nanocomputing by field-coupled nanomagnets. IEEE Trans. Nanotechnol. **99**(4), 209–213 (2002)
- <span id="page-9-2"></span>3. Csaba, G., Lugli, P., Csurgay, A., Porod, W.: Simulation of power gain and dissipation in feld-coupled nanomagnets. J. Comput. Electron. **4**(1–2), 105–110 (2005)
- <span id="page-9-3"></span>4. Vacca, M., Graziano, M., Di Crescenzo, L., Chiolerio, A., Lamberti, A., Balma, D., Canavese, G., Celegato, F., Enrico, E., Tiberto, P.: Magnetoelastic clock system for nanomagnet logic. IEEE Trans. Nanotechnol. **13**(5), 963–973 (2014)
- <span id="page-9-4"></span>5. Stamps, R.L., Breitkreutz, S., Åkerman, J., Chumak, A.V., Otani, Y., Bauer, G.E., Thiele, J.-U., Bowen, M., Majetich, S.A., Kläui, M.: The 2014 magnetism roadmap. J. Phys. D Appl. Phys. **47**(33), 333001 (2014)
- <span id="page-9-5"></span>6. Siddiq, M.A., Niemier, M.T., Csaba, G., Orlov, A.O., Hu, X.S., Porod, W., Bernstein, G.H.: A nanomagnet logic feld-coupled electrical input. IEEE Trans. Nanotechnol. **12**(5), 734–742 (2013)
- <span id="page-9-6"></span>7. Dingler, A., Kurtz, S., Niemier, M., Hu, X.S., Csaba, G., Nahas, J., Porod, W., Bernstein, G., Li, P., Sankar, V.K.: Making non-volatile nanomagnet logic non-volatile. In: DAC Design Automation Conference 2012. IEEE (2012)
- <span id="page-9-7"></span>8. Imre, A., Csaba, G., Ji, L., Orlov, A., Bernstein, G., Porod, W.: Majority logic gate for magnetic quantum-dot cellular automata. Science **311**(5758), 205–208 (2006)
- <span id="page-9-8"></span>9. Niemier, M., Crocker, M., Hu, X.S.: Fabrication variations and defect tolerance for nanomagnet-based QCA. In: IEEE International Symposium on Defect and Fault Tolerance of VLSI Systems, 2008. DFTVS'08. IEEE (2008)
- <span id="page-9-9"></span>10. Shah, F.A., Csaba, G., Niemier, M.T., Hu, X.S., Porod, W., Bernstein, G.H.: Error analysis for ultra dense nanomagnet logic circuits. J. Appl. Phys. **117**(17), 17A906 (2015)
- <span id="page-9-10"></span>11. Spedalieri, F.M., Jacob, A.P., Nikonov, D.E., Roychowdhury, V.P.: Performance of magnetic quantum cellular automata and limitations due to thermal noise. IEEE Trans. Nanotechnol. **10**(3), 537–546 (2011)
- <span id="page-9-11"></span>12. Vacca, M., Cairo, F., Turvani, G., Riente, F., Zamboni, M., Graziano, M.: Virtual clocking for nanomagnet logic. IEEE Trans. Nanotechnol. **15**(6), 962–970 (2016)
- <span id="page-9-12"></span>13. Fredkin, E., Toffoli, T.: Conservative logic. Int. J. Theor. Phys. **21**(3–4), 219–253 (1982)
- <span id="page-9-13"></span>14. Swaminathan, G., Aylor, J., Johnson, B.: Concurrent testing of VLSI circuits using conservative logic. In: Proceedings, 1990 IEEE International Conference on Computer Design: VLSI in Computers and Processors, 1990. ICCD'90. IEEE (1990)
- <span id="page-9-14"></span>15. Laundauer, R.: Irreversibility and heat generation in the computational process. IBM J. Res. Dev. **5**, 183–191 (1961)
- <span id="page-9-15"></span>16. Bennett, C.H.: Logical reversibility of computation. IBM J. Res. Dev. **17**(6), 525–532 (1973)
- <span id="page-9-16"></span>17. Patel, K.N., Hayes, J.P., Markov, I.L.: Fault testing for reversible circuits. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. **23**(8), 1220–1230 (2004)
- <span id="page-9-17"></span>18. Thapliyal, H., Ranganathan, N.: Reversible logic-based concurrently testable latches for molecular QCA. IEEE Trans. Nanotechnol. **9**(1), 62–69 (2009)
- <span id="page-9-19"></span>19. Ma, X., Huang, J., Metra, C., Lombardi, F.: Reversible gates and testability of one dimensional arrays of molecular QCA. J. Electron. Test. **24**(1–3), 297–311 (2008)
- <span id="page-9-18"></span>20. Kianpour, M., Sabbaghi-Nadooshan, R.: Novel 8-bit reversible full adder/subtractor using a QCA reversible gate. J. Comput. Electron. **16**(2), 459–472 (2017)
- <span id="page-9-20"></span>21. Aharoni, A.: Introduction to the Theory of Ferromagnetism, vol. 109. Clarendon Press, Oxford (2000)
- <span id="page-9-22"></span>22. O'Handley, R.C.: Modern Magnetic Materials: Principles and Applications. Wiley, Hoboken (1999)
- <span id="page-9-23"></span>23. Csaba, G., Porod, W.: Simulation of feld coupled computing architectures based on magnetic dot arrays. J. Comput. Electron. **1**(1–2), 87–91 (2002)
- <span id="page-9-24"></span>24. Varga, E., Niemier, M.T., Csaba, G., Bernstein, G.H., Porod, W.: Experimental realization of a nanomagnet full adder using slanted-edge magnets. IEEE Trans. Magn. **49**(7), 4452–4455 (2013)
- 25. Azghadi, M.R., Kavehie, O., Navi, K.: A novel design for quantum-dot cellular automata cells and full adders (2012). [arXiv](http://arxiv.org/abs/1204.2048) [:1204.2048](http://arxiv.org/abs/1204.2048)
- 26. Akeela, R., Wagh, M.D.: A fve-input majority gate in quantumdot cellular automata. In: NSTI Nanotech (2011)
- 27. Navi, K., Farazkish, R., Sayedsalehi, S., Azghadi, M.R.: A new quantum-dot cellular automata full-adder. Microelectron. J. **41**(12), 820–826 (2010)
- 28. Navi, K., Sayedsalehi, S., Farazkish, R., Azghadi, M.R.: Fiveinput majority gate, a new device for quantum-dot cellular automata. J. Comput. Theor. Nanosci. **7**(8), 1546–1553 (2010)
- 29. Roohi, A., Khademolhosseini, H., Sayedsalehi, S., Navi, K.: A symmetric quantum-dot cellular automata design for 5-input majority gate. J. Comput. Electron. **13**(3), 701–708 (2014)
- <span id="page-9-25"></span>30. Parish, M., Forshaw, M.: Physical constraints on magnetic quantum cellular automata. Appl. Phys. Lett. **83**(10), 2046–2048 (2003)
- <span id="page-9-26"></span>31. Niemier, M.T., Varga, E., Bernstein, G.H., Porod, W., Alam, M.T., Dingler, A., Orlov, A., Hu, X.S.: Shape engineering for controlled switching with nanomagnet logic. IEEE Trans. Nanotechnol. **11**(2), 220–230 (2012)
- <span id="page-9-27"></span>32. Kurtz, S., Varga, E., Siddiq, M., Niemier, M., Porod, W., Hu, X., Bernstein, G.: Non-majority magnetic logic gates: a review of experiments and future prospects for 'shape-based' logic. J. Phys.: Condens. Matter **23**(5), 053202 (2011)
- <span id="page-9-28"></span>33. Graziano, M., Chiolerio, A., Zamboni, M.: A technology aware magnetic QCA NCL-HDL architecture. In: 9th IEEE Conference on Nanotechnology, 2009. IEEE-NANO 2009. IEEE (2009)
- <span id="page-10-1"></span>34. Graziano, M., Vacca, M., Chiolerio, A., Zamboni, M.: An NCL-HDL snake-clock-based magnetic QCA architecture. IEEE Trans. Nanotechnol. **10**(5), 1141–1149 (2011)
- <span id="page-10-0"></span>35. Csaba, G., Lugli, P., Becherer, M., Schmitt-Landsiedel, D., Porod, W.: Field-coupled computing in magnetic multilayers. J. Comput. Electron. **7**(3), 454–457 (2008)
- <span id="page-10-2"></span>36. Riente, F., Turvani, G., Vacca, M., Roch, M.R., Zamboni, M., Graziano, M.: Topolinano: a cad tool for nano magnetic logic. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. **36**(7), 1061–1074 (2017)
- <span id="page-10-4"></span>37. Lamberti, A., Laurenti, M., Balma, D., Enrico, E., Celegato, F., Tiberto, P., Boarino, L., Zamboni, M.: Electric clock for nanomagnet logic circuits. Field-Coupled Nanocomput. Paradig. Progr. Perspect. **8280**, 73 (2014)
- <span id="page-10-3"></span>38. Alam, M.T., Siddiq, M.J., Bernstein, G.H., Niemier, M., Porod, W., Hu, X.S.: On-chip clocking for nanomagnet logic devices. IEEE Trans. Nanotechnol. **9**(3), 348–351 (2010)
- <span id="page-10-5"></span>39. Turvani, G., Riente, F., Graziano, M., Zamboni, M.: A quantitative approach to testing in quantum dot cellular automata: Nanomagnet logic case. In: 2014 10th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME). IEEE (2014)
- <span id="page-10-6"></span>40. Siddiq, M.A.J.: Clock Line and Field-Coupled Input for Nanomagnet Logic. University of Notre Dame, Notre Dame (2014)
- <span id="page-10-7"></span>41. Butler, K.C., Bernstein, G.H., Csaba, G., Porod, W., Hu, X.S., Niemier, M.: Contiguous clock lines for pipelined nanomagnet logic. J. Comput. Electron. **13**(3), 763–768 (2014)
- <span id="page-10-8"></span>42. Carlton, D.B., Emley, N.C., Tuchfeld, E., Bokor, J.: Simulation studies of nanomagnet-based logic architecture. Nano Lett. **8**(12), 4173–4178 (2008)
- <span id="page-10-9"></span>43. Niemier, M., Bernstein, G.H., Csaba, G., Dingler, A., Hu, X., Kurtz, S., Liu, S., Nahas, J., Porod, W., Siddiq, M.: Nanomagnet logic: progress toward system-level integration. J. Phys.: Condens. Matter **23**(49), 493202 (2011)
- <span id="page-10-10"></span>44. Donahue, M.J.: OOMMF user's guide, version 1.0 (1999)
- <span id="page-10-11"></span>45. Landau, L., Lifshitz, E.: On the theory of the dispersion of magnetic permeability in ferromagnetic bodies. In: Pitaevski, L.P. (ed.) Perspectives in Theoretical Physics, pp. 51–65. Elsevier (1992)
- <span id="page-10-12"></span>46. Gilbert, T.L.: A phenomenological theory of damping in ferromagnetic materials. IEEE Trans. Magn. **40**(6), 3443–3449 (2004)
- <span id="page-10-13"></span>47. Lemcke, O.: Implementation of Temperature in Micromagnetic Simulations. Interdisciplinary Nanoscience Center Hamburg, University of Hamburg, Hamburg, Germany (2004). [http://www.](http://www.nanoscience.de/group_r/stmspstm/projects/temperature/download.shtml) [nanoscience.de/group\\_r/stmspstm/projects/temperature/downl](http://www.nanoscience.de/group_r/stmspstm/projects/temperature/download.shtml) [oad.shtml.](http://www.nanoscience.de/group_r/stmspstm/projects/temperature/download.shtml) Accessed 2019

**Publisher's Note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.