

# **Towards Multilayer QCA SISO Shift Register Based on Efficient D-FF Circuits**

**Mojtaba Niknezhad Divshali<sup>1</sup> ·Abdalhossein Rezai1 ·Asghar Karimi1**

Received: 3 April 2018 / Accepted: 23 July 2018 / Published online: 16 August 2018 © Springer Science+Business Media, LLC, part of Springer Nature 2018

### **Abstract**

Quantum-dot Cellular Automata (QCA) is a new technology for replacing CMOS technology at nano-scale dimansion. Shift registers have commonly used circuit in the digital circuits design. In this paper, a new 3-bit Serial Input-Serial Output (SISO) QCA shift register is presented. The proposed circuit uses 3 novel D-Flip-Flops (D-FFs) that are developed in this paper. The proposed circuits are implemented by using QCADesigner tool version 2.0.3. The developed QCA SISO shift register has 120 cells and 0.03  $\mu$ m<sup>2</sup> area. The results show that the developed circuits have advantages compared to other QCA circuits in terms of area.

**Keywords** Shift register · Serial-Input-Serial-Output (SISO) · Quantum-dot Cellular Automata (QCA) · D-Flip-Flop (D-FF) · Multilayer design

# **1 Introduction**

Quantum-dot Cellular Automata (QCA) is an emerging technology at nano-scale that can be a promising alternative for CMOS technology  $[1-3]$  $[1-3]$ . In this technology, information is transferred by reconfiguration of the charges instead of current  $[4, 5]$  $[4, 5]$  $[4, 5]$ . The developed circuits in this technology require low-area. They also provide high-speed switching [\[2,](#page-12-3) [6,](#page-13-1) [7\]](#page-13-2). Therefore, the circuits implementation such as multiplexer circuits  $[1, 5, 8-11]$  $[1, 5, 8-11]$  $[1, 5, 8-11]$  $[1, 5, 8-11]$  $[1, 5, 8-11]$  $[1, 5, 8-11]$ , shift register circuits [\[2,](#page-12-3) [11–](#page-13-4)[21\]](#page-13-5), and full adder circuits [\[6,](#page-13-1) [22,](#page-13-6) [23\]](#page-13-7) in this technology have received great attentions by researchers.

On the other hand, shift register circuits have important role in digital circuits. So, the performance of many digital circuits is determined by the performance of the shift register

- Abdalhossein Rezai [rezaie@acecr.ac.ir](mailto: rezaie@acecr.ac.ir)

> Mojtaba Niknezhad Divshali [Niknezhad1358@gmail.com](mailto: Niknezhad1358@gmail.com)

Asghar Karimi [karimi@jdeihe.ac.ir](mailto: karimi@jdeihe.ac.ir)

<sup>1</sup> ACECR Institute of Higher Education, Isfahan Branch, Isfahan 84175-443, Iran

circuits [\[2,](#page-12-3) [11](#page-13-4)[–21\]](#page-13-5). Recently, several attempts have been done to improve the performance of the shift register implementation in the QCA technology [\[12,](#page-13-8) [15,](#page-13-9) [21\]](#page-13-5). Das and De [\[12\]](#page-13-8) have proposed a 3-bit QCA Serial Input-Serial Output (SISO) shift register, which consists of 100 cells, and 0.065  $\mu$ m<sup>2</sup> area. Authors of [\[15\]](#page-13-9) have presented QCA SISO shift register, which consists of 150 cells, and  $0.125 \ \mu \text{m}^2$  area. Mustafa and Beigh [\[21\]](#page-13-5) have presented a 3-bit QCA shift register, which consists of 142 cells, and  $0.122 \ \mu m^2$  area.

This paper presents and evaluates a novel shift register circuit in the QCA technology, which has following distinctive characteristics:

- a) It is based on three new D-Flip-Flop (D-FF) circuits.
- b) It is implemented in 5 layers.
- c) It is SISO shift register circuit.
- d) It is implemented using QCADesigner tool version 2.0.3.

Our implementation results indicate that the performance of the proposed QCA SISO shift register circuit is improved compared to other QCA shift register circuits in terms of area.

The reminder of this paper is organized as follows: Section [2](#page-1-0) provides a background to QCA technology and proposed circuits. Section [3](#page-5-0) presents a literature review of the shift register circuits. The proposed circuits are presented in Section [4.](#page-5-1) In Section [5,](#page-11-0) the implementation results of the proposed circuits and comparison with other circuits are presented. Finally, this paper is concluded in Section [6.](#page-12-4)

### <span id="page-1-0"></span>**2 Background**

#### **2.1 QCA Cells**

The most important components in the QCA technology are cells. Each cell in this technology consists of four dots that are located in four corners of the square. Each cell has two electrons that can move freely between the dots. In stable conditions, the electrons are arranged in diagonals and create two poles of  $+1$  $+1$  (logic1) and  $-1$  (logic 0). Figure 1 shows the logical states in the QCA cell  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$  $[4, 7, 8, 17, 22, 24]$ .

<span id="page-1-1"></span>

**Fig. 1** QCA cellular states  $\mathbf{a} \, \mathbf{P} = +1$ ,  $\mathbf{b} \, \mathbf{P} = -1$  [\[4,](#page-12-2) [7,](#page-13-2) [8,](#page-13-3) [17,](#page-13-10) [22,](#page-13-6) [24\]](#page-13-11)

The polarization of the cells is calculated from [\(1\)](#page-2-0) [\[4,](#page-12-2) [8,](#page-13-3) [17,](#page-13-10) [22,](#page-13-6) [24\]](#page-13-11).

<span id="page-2-0"></span>
$$
P = \frac{(P1 + P3) - (P2 + P4)}{(P1 + P2 + P3 + P4)}
$$
(1)

In this equation, Pi represents the charge at ith point.

#### **2.2 QCA Gates**

The main gates in the QCA technology are Majority (M) gate and inverter gate that are shown in Fig. [2](#page-2-1) [\[4,](#page-12-2) [6,](#page-13-1) [8,](#page-13-3) [12,](#page-13-8) [22,](#page-13-6) [24,](#page-13-11) [25\]](#page-13-12).

The output of the 3-input QCA majority gate can be calculated as follows:

$$
M (A, B, C) = AB + BC + CA \tag{2}
$$

It should be noted that the QCA AND gate and QCA OR gate can be achieved by applying the logic "0" and "1", respectively to one input of the QCA majority gate. The QCA majority gates in Fig. [2b](#page-2-1), are implemented in one layer, but they can be implemented in multilayer. Figure [3](#page-3-0) shows how the QCA majority gates can be implemented in multilayers and the effect of the layers on the output [\[1\]](#page-12-0).

Figure [3](#page-3-0) shows the majority gate outputs in 1-layer, 2-layer and 3-layer, where A, B, and C are inputs and M is output. As it is shown in Fig. [3a](#page-3-0), the output of the coplanar implementation of majority gate is as follows:  $M = AB + BC + CA$ . However, if the majority gate is implemented in 2-layer, the output is shown as  $M = AB + BC' + C'A$  and  $M = (AB + BC + CA)'$  as it is shown in Fig. [3b](#page-3-0). In addition, the output of the majority gate is  $M = AB' + B'C' + C'A$  and  $M = (AB' + B'C + CA)'$  as it is shown in Fig. [3c](#page-3-0), where

<span id="page-2-1"></span>

**Fig. 2** The basic QCA logic gates **a** three invertors [\[4,](#page-12-2) [6–](#page-13-1)[8,](#page-13-3) [12,](#page-13-8) [22,](#page-13-6) [24,](#page-13-11) [25\]](#page-13-12) and **b** two 3-input majority gate [\[6,](#page-13-1) [7,](#page-13-2) [12,](#page-13-8) [22,](#page-13-6) [24\]](#page-13-11)

<span id="page-3-0"></span>

**Fig. 3** Multilayer layout and its result [\[1\]](#page-12-0)

using 3 layers for implementation. Figure [3d](#page-3-0) shows the result of layers on transforming input on the output [\[1\]](#page-12-0).

# **2.3 QCA D-FF**

The flip-flop circuit has an input that is shown by D. The D-FF plays an important role in digital circuits such as shift registers and memories [\[2,](#page-12-3) [11](#page-13-4)[–21,](#page-13-5) [25](#page-13-12)[–29\]](#page-13-13). So, many researchers have attempts to complete the performance of D-FF circuits, especially in the QCA technology  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$  $[2, 11–21, 25, 26, 28, 29]$ . Table [1](#page-3-1) shows truth table for the D-FF. where CLK, D and Q denote clock, input and output, respectively.

# **2.4 QCA Shift Register**

Shift register is a register that can shift its content to the left or right. The shift register is combined of D-FF to save the data. An n–bit shift register combined of n D-FF and it can save n bits of data. Shift registers can be categorized into four groups: (1) Serial-Input-Serial-Output (SISO) registers. (2) Serial-Input-Parallel-Output (SIPO) registers. (3)

<span id="page-3-1"></span>

<span id="page-4-0"></span>

**Fig. 4** Four shifts register groups, **a** SISO register, **b** SIPO register, **c** PISO register, **d** PIPO register [\[30\]](#page-13-16)

Parallel-Input-Serial-Output (PISO) registers and (4) Parallel-Input-Parallel-Output (PIPO) registers [\[30\]](#page-13-16). Figure [4](#page-4-0) shows these four groups of shift register circuits.

SISO shift register circuit is a main type of shift register circuits [\[12,](#page-13-8) [15,](#page-13-9) [17,](#page-13-10) [20,](#page-13-17) [21\]](#page-13-5). In the SISO shift register circuit, the inputs and outputs are received in serial. Figure [5](#page-4-1) shows the block diagram and QCA circuit of the 3-bit SISO shift register circuit [\[12,](#page-13-8) [15\]](#page-13-9).

<span id="page-4-1"></span>

**Fig. 5** 3-bit SISO shift register. **a** block diagram [\[12,](#page-13-8) [15\]](#page-13-9), **b** Timing diagram [\[15\]](#page-13-9) and **c** QCA schematic [\[12\]](#page-13-8)

### <span id="page-5-0"></span>**3 Related Works**

#### **3.1 QCA D-FF**

Figure [6](#page-6-0) shows several designs that improve the QCA D-FF circuit in terms of the number of cell, area, and cock cycles [\[11,](#page-13-4) [12,](#page-13-8) [14,](#page-13-18) [15,](#page-13-9) [18–](#page-13-19)[21,](#page-13-5) [25,](#page-13-12) [29\]](#page-13-13).

Das and De [\[12\]](#page-13-8) have proposed a QCA D-FF, which is shown in Fig. [6a](#page-6-0). This design consists of 23 cells,  $0.016 \ \mu \text{m}^2$  area and 1 clock cycle. Lim et al. [\[14\]](#page-13-18) have designed QCA D-FF, which is shown in Fig. [6b](#page-6-0). This design consists of 104 cells,  $0.20 \mu m^2$  area and 1.25 clock cycles. Ahmad et al. [\[15\]](#page-13-9) have presented QCA D-FF using Linear Feedback Shift Registers (LFSR), which is shown in Fig. [6c](#page-6-0). This design consists of 33 cells, 0.03 *μ*m2 area and 1.75 clock cycles. In reference [\[18\]](#page-13-19), a new QCA multilayer D-FF is presented, which is shown in Fig. [6d](#page-6-0). This design consists of 45 cells,  $0.04 \ \mu \text{m}^2$  area and 1 clock cycle. Authors of [\[19\]](#page-13-20) have proposed a D-FF, which is shown in Fig. [6e](#page-6-0). This design consists of 46 cells,  $0.50 \ \mu \text{m}^2$  area and 1.75 clock cycles. Reshi et al. [\[20\]](#page-13-17) have designed a QCA D-FF, which is shown in Fig. [6f](#page-6-0). This design consists of 33 cells,  $0.0210 \mu m^2$  area and 1 clock cycles. Kianpour and Sabbaghi-Nadooshan [\[25\]](#page-13-12) have presented QCA D-FF with clock control using Configurable Logic Block (CLB), which is shown in Fig. [6g](#page-6-0). This design consists of 91 cells, 0.1 *μ*m2 area and 2.5 clock cycles. Shamsabadi et al. [\[29\]](#page-13-13) have designed a master-slave QCA D-FF, which is shown in Fig. [6h](#page-6-0). This design consists of 133 cells,  $0.14 \ \mu m^2$  area and 2.75 clock cycles. Goswami et al. [\[11\]](#page-13-4) have designed a D-FF, which is shown in Fig. [6i](#page-6-0). This design consists of 30 cells,0.03  $\mu$ m<sup>2</sup> area and 0.75 clock cycles. Mustafa and Beigh [\[21\]](#page-13-5) have presented QCA D-FF with clock control, which is shown in Fig. [6j](#page-6-0). This design consists of 35 cells,  $0.027 \ \mu \text{m}^2$  area and 1.25 clock cycles.

#### **3.2 QCA SISO Shift Register**

Figure [7](#page-7-0) shows several designs that improve the QCA SISO shift register circuit in terms of the number of cells, area, and cock cycles [\[12,](#page-13-8) [15,](#page-13-9) [21\]](#page-13-5).

Das and De [\[12\]](#page-13-8) have proposed a 3-bit QCA SISO shift register, which is shown in Fig. [7a](#page-7-0). This design consists of 100 cells, 0.065 *μ*m2 area and 3 clock cycles. Authors of [\[15\]](#page-13-9) have presented QCA SISO shift register, which is shown in Fig. [7b](#page-7-0). This design consists of 150 cells,  $0.125 \ \mu \text{m}^2$  area and 7.5 clock cycles. Mustafa and Beigh [\[21\]](#page-13-5) have presented a 3-bit QCA shift register, which is shown in Fig. [7c](#page-7-0). This design consists of 142 cells,  $0.122 \ \mu m^2$  area and 3.75 clock cycles.

### <span id="page-5-1"></span>**4 The Proposed Circuits**

This section presents three new QCA D-FF circuits and then new and efficient circuit is presented for SISO shift register based on these QCA D-FF circuits.

#### **4.1 The Proposed QCA D-FF Circuits**

Figure [8](#page-8-0) shows first proposed circuit for the QCA D-FF.

The proposed circuit for the QCA D-FF has one data input, one clock input and one output. The inputs are labeled as D for data input and clk for clock input. The output is shown by Q1. This circuit consists of 25 cells. It requires  $0.02 \ \mu m^2$  area and 1 clock cycle.

Figure [9](#page-8-1) shows second proposed circuit for the QCA D-FF.

<span id="page-6-0"></span>

**Fig. 6** The employ QCA D-FF circuits, **a** in [\[12\]](#page-13-8), **b** in [\[14\]](#page-13-18), **c** in [\[15\]](#page-13-9), **d** in [\[18\]](#page-13-19), **e** in [\[19\]](#page-13-20), **f** in [\[20\]](#page-13-17), **g** in [\[25\]](#page-13-12), **h** in [\[29\]](#page-13-13), **i** in [\[11\]](#page-13-4), **j** in [\[21\]](#page-13-5)

<span id="page-7-0"></span>



**Fig. 6** (continued)



**Fig. 7** The 3-bit Shift Register circuit **a** in [\[12\]](#page-13-8), **b** in [\[15\]](#page-13-9), **c** in [\[21\]](#page-13-5)

<span id="page-8-0"></span>**Fig. 8** The first proposed circuit for the QCA D-FF



02 D  $\frac{1}{2}$  $\frac{1}{\mathbf{e}}$  $\bullet$   $\bullet$ ه ه 。<br>。。 i. 66  $c1k$  $\frac{8}{2}$ ័  $-1.00$ 

<span id="page-8-2"></span>**Fig. 10** The third proposed circuit for the QCA D-FF

<span id="page-8-1"></span>**Fig. 9** The second proposed circuit for the QCA D-FF





<span id="page-9-0"></span>**Fig. 11** The proposed 5-layer 3-bit SISO shift registers in the QCA technology



The proposed circuit for the QCA D-FF has one data input, one clock input and one output. The inputs are labeled as D for data input and clk for clock input. The output is shown by Q2. This circuit consists of 27 cells. It requires  $0.02 \ \mu m^2$  area and 1 clock cycle.

Figure [10](#page-8-2) shows third proposed circuit for the QCA D-FF.

The proposed circuit for the QCA D-FF has one data input, one clock input and one output. The inputs are labeled as D for data input and clk for clock input. The output is shown by Q3. This circuit consists of 31 cells. It requires  $0.03 \mu m^2$  area and 1 clock cycle.

<span id="page-9-1"></span>

**Fig. 12** Layers of the proposed 3-bit SISO shift register in the QCA technology

<span id="page-10-0"></span>

**Fig. 13** Implementation results of the proposed QCA D-FF circuits **a** first proposed QCA D-FF circuit, **b** second proposed QCA D-FF circuit, **c** third proposed QCA D-FF circuit

#### **4.2 The Proposed 3-Bit SISO Shift Registers Circuit**

Figure [11](#page-9-0) shows the proposed 3-bit SISO shift register circuit. The inputs of the proposed circuit for the 3-bit QCA SISO shift register are labeled as D for data input and clk for clock input. The outputs are shown by Q1, Q2 and Q3. The output Q3 is the ultimate SISO shift register output. This circuit is implemented in 5 layers and composed of three proposed QCA D-FF circuits that are shown in Figs. [8–](#page-8-0)[10.](#page-8-2)

Figure [12](#page-9-1) shows the utilized 5 layers in the proposed SISO QCA shift register circuit.

Based on the results, which are show in Fig. [12,](#page-9-1) the proposed QCA D-FF circuits are utilized in layers 1, 3 and 5. Layers 2 and 4 are utilized for transferring data between the D-FFs. The proposed 3-bit QCA SISO shift register consists of 120 cells. It requires  $0.03 \ \mu m^2$  area and 4 clock cycles.

<span id="page-11-1"></span>**Table 2** The comparative table for the D-FF circuits



# <span id="page-11-0"></span>**5 The Implementation Results and Comparison**

The QCADesigner tool version 2.0.3 is utilized to acquire the implemented results. The following parameters are used to implement the proposed circuits: number of samples: 12800, radius of effect(nm): 65.00, relative permittivity: 12.9000, clock high: 9.800e-022, clock low: 3.800e-23, clock shift: 0.00e-000, clock amplitude factor: 2.000, layer separation: 11.5000, maximum iteration per sample: 100, temperature: 1–15◦ K, relaxation time: 1.000e-015, time step: 1.000e-016,total simulation time: 7.000e-011 [\[3,](#page-12-1) [10,](#page-13-21) [12,](#page-13-8) [28\]](#page-13-15).

#### **5.1 The Proposed QCA D-FF Circuits**

Figure [13](#page-10-0) shows the implementation results for the proposed QCA D-FF circuits.

The implementation results confirm that the outputs of the proposed QCA D-FF circuits are correctly obtained. Table [2](#page-11-1) summarizes the implementation results for the proposed QCA D-FF circuits compared to other D-FF circuits.

<span id="page-11-2"></span>

**Fig. 14** Implementation result for the proposed 5-layer, 3-bit SISO QCA shift register

<span id="page-12-5"></span>

Based on our implementation results that are shown in Table [2,](#page-11-1) and Figs. [8,](#page-8-0) [9](#page-8-1) and [10,](#page-8-2) the proposed QCA D-FF circuits have better performance in comparison with other QCA D-FF circuits. However, the designed D-FF circuit in [\[12\]](#page-13-8) provides better performance in terms of area and cell count compared to our proposed QCA D-FFs, but our developed circuit for QCA SISO shift register using the proposed QCA D-FF circuits provides better performance in terms of area compared to [\[12\]](#page-13-8).

### **5.2 The Proposed 3-Bit QCA SISO Shift Register Circuit**

Figure [14](#page-11-2) shows the implementation results for the proposed 3-bit QCA SISO shift register circuit.

The implementation results confirm that the output of the proposed 3-bit QCA SISO shift register circuit is correctly obtained. Table [3](#page-12-5) summarizes the implementation results for the proposed 3-bit QCA SISO shift register circuit in comparison with other 3-bit QCA SISO shift register circuits.

Based on our implementation results that are shown in Table [3,](#page-12-5) Figs. [11](#page-9-0) and [12,](#page-9-1) the proposed 5-layer 3-bit QCA SISO shift register circuit has advantage in terms of area compared to other QCA shift register circuits in [\[12,](#page-13-8) [15,](#page-13-9) [21\]](#page-13-5).

# <span id="page-12-4"></span>**6 Conclusion**

One of the most important QCA circuit in the digital circuits design is the SISO shift register. So, this paper presented and evaluated novel and efficient circuit for the 3-bit QCA SISO shift register. The proposed circuit for the 3-bit QCA SISO shift register was implemented in 5 layers based on three new QCA D-FF circuits. The proposed 3-bit QCA SISO shift register consists of 120 cells and 0.03 *μ*m2 area. We utilized QCADesigner tool Version 2.0.3 to implement the proposed circuits. The results showed that the proposed circuits provide improvements in comparison with other circuits in terms of area.

## **References**

- <span id="page-12-0"></span>1. Sen, B., Nag, A., De, A., Sikdar, B.K.: Towards the hierarchical design of multilayer QCA logic circuit. J. Comput. Sci. **11**, 233–244 (2015)
- <span id="page-12-3"></span>2. Abutaleb, M.M.: A novel configurable flip flop design using inherent capabilities of quantum-dot cellular automata. Microprocess. Microsyst. **56**, 101–112 (2018)
- <span id="page-12-1"></span>3. Das, J.C., De, D.: Novel low power reversible binary incrementer design using quantum-dot cellular automata. Microprocess. Microsyst. **42**, 10–23 (2016)
- <span id="page-12-2"></span>4. Al-Shafi, A., Bahar, A.N.: QCA: an effective approach to implement logic circuit in nano-scale. In: International Conference on Informatics, Electronics and Vision (ICIEV), pp. 620–624. IEEE (2016)

regi

- <span id="page-13-0"></span>5. Sen, B., Goswami, M., Mazumdar, S., Sikdar, B.K.: Towards modular design of reliable quantum-dot cellular automata logic circuit using multiplexers. Comput. Electr. Eng. **45**, 42–54 (2015)
- <span id="page-13-1"></span>6. Balali, M., Rezai, A., Balali, H., Rabiei, F., Emadi, S.: Towards coplanar quantum-dot cellular automata adders based on efficient three-input XOR gate. Results Phys. **7**, 1389–1395 (2017)
- <span id="page-13-2"></span>7. Balali, M., Rezai, A.: Design of low-complexity and high-speed coplanar four-bit ripple carry adder in QCA technology. Int. J. Theor. Phys. **57**(7), 1948–1960 (2018)
- <span id="page-13-3"></span>8. Bahar, A.N., Waheed, S., Habib, M.A.: A novel presentation of reversible logic gate in Quantum-dot Cellular Automata (QCA). In: International Conference on Electrical Engineering and Information & Communication Technology, pp. 1–6. IEEE (2014)
- 9. Rashidi, H., Rezai, A.: Design of novel efficient multiplexer architecture for quantum-dot cellular automata. J. Nano- Electron. Phys. **9**(1), 1012 (2017)
- <span id="page-13-21"></span>10. Khan, A., Mandal, S., Nag, S., Chakrabarty, R.: Efficient multiplexer design and analysis using quantum dot cellular automata. In: Distributed Computing, VLSI, Electrical Circuits and Robotics (DISCOVER), pp. 163–168. IEEE (2016)
- <span id="page-13-4"></span>11. Goswami, M., Kumar, B., Tibrewal, H., ubhra Mazumdar, S.: Efficient realization of digital logic circuit using QCA multiplexer. In: International Conference on Business and Information Management (ICBIM), pp. 165–170. IEEE (2014)
- <span id="page-13-8"></span>12. Das, J.C., De, D.: Operational efficiency of novel SISO shift register under thermal randomness in quantum-dot cellular automata design. Microsyst. Technol. **23**(9), 4155–4168 (2017)
- 13. Beigh, M.R., Mustafa, M.: Design and analysis of a simple D flip-flop based sequential logic circuits for QCA implementation. In: International Conference on Computing for Sustainable Global Development (INDIACom), pp. 536–540. IEEE (2014)
- <span id="page-13-18"></span>14. Lim, L.A., Ghazali, A., Yan, S.C.T., Fat, C.C.: Sequential circuit design using Quantum-dot Cellular Automata (QCA). In: IEEE International Conference on Circuits and Systems (ICCAS), pp. 162–167 (2012)
- <span id="page-13-9"></span>15. Ahmad, F., Mustafa, M., Wani, N.A., Mir, F.A.: A novel idea of pseudo-code generator in quantum-dot cellular automata (QCA). Int. J. Simul. Multidiscip. Des. Optim. **5**, A04 (2014)
- 16. Mahalakshmi, K.S., Hajeri, S., Jayashree, H., Agrawal, V.K.: Performance estimation of conventional and reversible logic circuits using QCA implementation platform. In: International Conference on Circuit, Power and Computing Technologies (ICCPCT), pp. 1–9. IEEE (2016)
- <span id="page-13-10"></span>17. Padmanabhan, A., Miranda, A.V., Srinivas, T.: An efficient design of 4-bit serial input parallel output/ serial output shift register in quantum-dot cellular automata. In: International Conference on Computing for Sustainable Global Development (INDIACom), pp. 2736–2738. IEEE (2016)
- <span id="page-13-19"></span>18. Sen, B., Goswami, M., Some, S.: Design of sequential circuits in multilayer QCA structure. In: IEEE International Symposium on Electronic System Design, pp. 21–25 (2013)
- <span id="page-13-20"></span>19. Rezaei, A., Saharkhiz, H.: Design of low power random number generators for quantum-dot cellular automata. Int. J. Nano Dimens. **7**(4), 308–320 (2016)
- <span id="page-13-17"></span>20. Reshi, J.I., Banday, M.T., Khanday, F.A.: Sequential circuit design using quantum-dot cellular automata (QCA). In: 2015 Symposium on Computers, Communication and Electronic Engineering, pp. 143–148 (2015)
- <span id="page-13-5"></span>21. Mustafa, M., Beigh, M.: Novel linear feedback shift register design in quantum-dot cellular automata. Indian J. Pure Appl. Phys. (IJPAP) **52**(03), 203–209 (2014)
- <span id="page-13-6"></span>22. Rashidi, H., Rezai, A.: High-performance full adder architecture in quantum-dot cellular automata. J. Eng. **7**, 394–402 (2017)
- <span id="page-13-7"></span>23. Mokhtari, D., Rezai, A., Rashidi, H., Rabiei, F., Emadi, S., Karimi, A.: Design of novel efficient full adder circuit for quantum-dot cellular automata technology. Facta Univ. Ser.: Electron. Energ. (FU Elec Energ) **31**(2), 279–285 (2018)
- <span id="page-13-11"></span>24. Rashidi, H., Rezai, A., Soltan, S.: High-performance multiplexer architecture for quantum-dot cellular automata. J. Comput. Electron. **5**(3), 968–981 (2016)
- <span id="page-13-12"></span>25. Kianpour, M., Sabbaghi-Nadooshan, R.: A conventional design and simulation for CLB implementation of an FPGA quantum-dot cellular automata. Microprocess. Microsyst. **38**(8), 1046–1062 (2014)
- <span id="page-13-14"></span>26. Xiao, L., Chen, X., Ying, S.: Design of dual-edge triggered flip-flops based on quantum-dot cellular automata. J. Zhejiang Univ. Sci. B **13**(5), 385–392 (2012)
- 27. Anderson, H.J.: Magnetic QCA (MQCA) Design and Testing Tool, pp. 1–73. University of Virginia, Charlottesville (2012)
- <span id="page-13-15"></span>28. Kazemi Rad, S., Rasouli Heikalaba, S.: Reversible flip-flops in quantum-dot cellular automata. Int. J. Theor. Phys. **56**(9), 2990–3004 (2017)
- <span id="page-13-13"></span>29. Shamsabadi, A., Shahgholi, S., Ghahfarokhi, B., Zamanifar, K., Movahedinia, N.: Applying inherent capabilities of quantum-dot cellular automata to design: D flip-flop case study. J. Syst. Archit. **55**(3), 180–187 (2009)
- <span id="page-13-16"></span>30. Mano, M.M.R., Charles, R.K.: Logic and Computer Design Fundamentals. Pearson Education International, p. 283 (2004)