

# Design of Integrated Circuit Chip Fault Diagnosis System Based on Neural Network

Xinsheng Wang<sup>(ICI)</sup>, Xiaoyao Qi, and Bin Sun

Harbin Institute of Technology, Heilongjiang, China xswang@hit.edu.cn

Abstract. This paper focused on the application of neural network in fault diagnosis and its implementation on FPGA. The function of the feature parameter processing module is to process the feature parameters into a form suitable for the input of the neural network model. The feature parameter processing module includes a receiving algorithm, a digital signal processing algorithm, a Kalman filtering algorithm, and a dispersion normalization algorithm, all of which are designed using Verilog language and implemented on an FPGA. The function of the neural network diagnosis module is to analyze the feature parameters and predict the failure state of the system to be tested; the neural network diagnosis module includes a neural network training platform and a feedforward neural network model, wherein the neural network training platform is designed using Python language and implemented by software; The feedforward neural network model is designed using Verilog language and implemented on an FPGA. The test results show that when the number of training exceeds 2000 times, the failure state diagnosis is more than 97% stable for the high-temperature failure diagnosis accuracy of the CMOS static memory cell circuit and the JFM4VSX55RT FPGA.

Keywords: Neural network · FPGA · Fault diagnosis

## 1 Introduction

In recent decades years, people have become more and more demanding on the reliability of integrated circuits, and the process and structure of large-scale integrated circuits have become increasingly complex. The amount of test data required for fault detection has increased dramatically, and the difficulty of testing and protection has increased. Changes have prompted scholars in related fields to break the tradition and seek new solutions [1]. With the advent of the era of big data in recent years, the maturity of neural network theory in deep learning and the improvement of high-speed parallel computing capabilities, the change of parameters is analyzed by machine learning to identify the failure state of the device under test (whether it fails and fails). The type and incentives have been explored by domestic and foreign scholars and carried out a series of practical explorations. Artificial Neural Network (ANN) has amazing performance in many fields such as computer vision, pattern recognition and biological natural science. It uses deep learning to detect high-dimensional data such as images, audio, video and natural science. The data is excellent in classification [2].

J. Zeng et al. (Eds.): ICPCSEE 2020, CCIS 1257, pp. 222–229, 2020.

https://doi.org/10.1007/978-981-15-7981-3\_14

At present, hundreds of application models have been developed based on neural network theory. Many neural computing models have developed into classic methods in various fields such as signal processing, computer vision and optimal design, which have promoted progress and interconnection in various fields. The entire scientific field has a milestone significance [3]. The powerful pattern recognition capability of neural networks is the key to achieving classification goals in various fields. The essence of failure diagnosis of integrated circuits is a pattern recognition (that is, classification of failure states, and normal working conditions are also one type). It is theoretically feasible to apply neural network theory to failure analysis in the field of integrated circuit reliability. And clever.

Applying neural network theory to the practice of failure analysis in the field of integrated circuit reliability has a milestone in the development of integrated circuit reliability. This will provide practical examples and data samples for theoretical research in the field of integrated circuit reliability to promote its improvement and development. At the same time, it is of great significance to carry out targeted early warning and protection planning for the failure of integrated circuit devices, which provides new ideas and new ways for the reliability maintenance of integrated circuit products. It marks that the Prognostics and Health Management (PHM) transitions from a physical model to a mathematical model based on an experience-driven phase into a data-driven phase [4].

## 2 Fault Diagnosis System Design

#### 2.1 Overview of Neural Network Principles

ANN is a model that simulates human brain regions, neurons, and their ability to learn. It simulates biological neurons with a single neuron node structure, simulating the biological neural network with the topology of a single neuron node. At present, the research and application of ANN has achieved a lot of results, and has carried out many applications in pattern recognition, prediction and early warning functions, and provided new problem-solving problems in engineering, biomedicine, humanities and social sciences, and economics.

The development of ANN began with the construction of a single neuron (McCulloch-Pitts, M-P) model to simulate a single biological cell source. The structure of a single neural network node model is shown in Fig. 1.

The output calculation formula of a single neuron node model is shown in Eq. (1).

$$y = f(\sum_{i=1}^{n} w_i * x_i + b)$$
(1)

where y denotes the output of the neuron node; xi denotes the input of the neuron node; f denotes the activation function of the neuron node; wi denotes the weight of the neuron node and all nodes of the previous layer; b denotes the offset of the neuron node.



Fig. 1. Block diagram of a single neural network node model

With the development of science and technology in other fields, based on the M-P model, a variety of neural network failure prediction models are proposed and developed according to specific application requirements. Among them, the neural network failure prediction model with important significance and wide application is shown below [5].

- (1) The next step in the M-P model is the development of a perceptron model. A single-layer neural network formed by multiple M-P model topologies has only one layer of computation between the input layer and the output layer. It is equivalent to a feedforward neural network without a hidden layer.
- (2) Feedforward neural network is a multi-layer perceptron model. There are one or more hidden layers between the input layer and the output layer. The multi-layer depth structure makes the calculation accuracy higher. The feedforward neural network is a one-way non-feedback network model. The network structure and network parameters (weights and offsets) are fixed, or there is no independent learning function. Generally, it is not portable, only in the original code. Modifications or migrations to the model through other means of transmission.
- (3) BP algorithm the neural network is a feedforward neural network with learning function. It adds training function to the feedforward neural network. The input samples are divided into training samples (with expected output) and test samples (unknown output). The training samples are input into the network model for one-way calculation. The network parameters are updated by comparing the expected output with the calculated output difference (feedback). When the expected output and the calculated output error rate reach the standard or the number of feedbacks reaches the standard, the network parameters are considered to be mature, and the test sample is calculated as a feedforward neural network.
- (4) Recurrent Neural Network (RNN) is better at analyzing time series input sequences than feedforward neural networks. The time series input sequence means that the input characteristic parameters are variables that have a certain relationship with time, rather than only the reaction value. Constant data. RNN is mostly used for handwriting and speech recognition.

(5) Convolutional Neural Networks (CNN) is a feedforward neural network with convolutional computational power and depth structure that simulates biological vision, sharing network parameters (weights and biases) within its convolution kernel. And the characteristics of the pooled sparse representation are particularly suitable for processing samples with very large data volumes. CNN is mostly used for image recognition.

In addition to the above several neural network failure prediction models, a large number of other models have been proposed in different development periods. The characteristic parameter of this subject is the chip-level power supply current constant value. There are only 5 parameters in one sample setting, so BP neural network is used. However, the back- propagation algorithm of BP neural network is difficult to implement with FPGA, so FPGA implements the same feedforward neural network, software platform (training platform) realizes the training process, and trains the mature network parameters to transmit to the FPGA through serial protocol. Neural network module.

### 2.2 Feedforward Neural Network Implementation

The number of hidden layer neuron nodes is related to the computational requirements of the actual problem and the number of input and output nodes. If the number of hidden layer nodes is too small, the calculation accuracy will be affected; if the number of hidden layer nodes is large, the training process will be over-fitting. The empirical formulas for the selection of the number of hidden layer nodes can be found in Eqs. (2) and (3) [6].

$$n_1 = \sqrt{n+m} + a \tag{2}$$

$$n_1 = \log_2 n \tag{3}$$

Where n denotes the number of input-layer nodes denotes the number of outputlayer nodes; 1 denotes the number of nodes in the hidden layer; a denotes a constant in the interval [1, 10].

Due to the constraints of the look-up table (LUT) resources of the system carrier Xilinx XC7A100T FPGA, after the final design is completed, the number of input nodes is compressed to 5; the high-temperature fault injection test is performed for the system to be tested. It detects normal status and high temperature faults, and the number of output nodes is 2 (two classifications) [7-10]. The single hidden layer can solve most of the current pattern recognition problems, and the number of hidden layers is set to 2 layers, which provides a certain guarantee for calculation accuracy. The structure of the feedforward neural network is shown in Fig. 2.



Fig. 2. Structure diagram of feedforward neural network

The functional simulation results of the feedforward neural network are shown in Fig. 3. Datain1–datain5 are the five parameters IN1–IN5 of the input sample, and OUT1\_1–OUT1\_2, OUT2\_1–OUT2\_4, OUT3\_1–OUT3\_2 are the output of each neuron node of the first hidden layer, the second hidden layer and the output layer respectively. Done1, Done2, and Done3 are the end flags of the feedforward operation, respectively.

| Name                | Value     | 0 us      | 1 us       | 2 us     |     | 3 us      |  |
|---------------------|-----------|-----------|------------|----------|-----|-----------|--|
| 14 clk              | 0         |           |            |          |     |           |  |
| 🎝 rst_n             | 1         |           |            |          |     |           |  |
| 🕼 En                | 1         |           |            |          |     |           |  |
| 📲 datain1 [31:0]    | 00000000  |           |            | 00000000 |     |           |  |
| 📲 datain2[31:0]     | 01000000  | 01000000  |            |          |     |           |  |
| 📲 datain3[31:0]     | 02000000  | 02000000  |            |          |     |           |  |
| 📲 datain4[31:0]     | 03000000  | $\square$ |            |          |     |           |  |
| 📲 datain5[31:0]     | 04000000  |           | 0400000    |          |     |           |  |
| - 🍣 0VT1_1[31:0]    | 40000000  |           | 00000000 X |          | ( 4 | 0000000   |  |
|                     | 40800000  | $\square$ | 00000000 X |          | 4   | 40800000  |  |
| U Done1             | 1         |           |            |          |     |           |  |
| - 🍣 0VT2_1 [31 : 0] | 41 d00000 |           | 00000000   |          | X   | 41 d00000 |  |
|                     | 42500000  |           | 00000000   |          | X_  | 42500000  |  |
|                     | 429c0000  |           | 00000000   |          | X   | 429c0000  |  |
|                     | 42 d00000 |           | 00000000   |          | X   | 42400000  |  |
| Up Done2            | 0         |           |            |          |     |           |  |
|                     | 44c4c000  |           | 0000       | 0000     |     | ×44c4c000 |  |
|                     | 45648000  |           | 0000       | 0000     |     | X45648000 |  |
| Up Done3            | 1         |           |            |          |     |           |  |

Fig. 3. Functional simulation results of feedforward neural networks

#### 2.3 Implementation of Output Classification Function

In the previous section, the neural network failure prediction model structure block diagram 3–16 input sample parameters IN1–IN5 are the processed chip-level power supply current parameters, the output values are OUT1 and OUT2, and the output values are the same fixed-point decimals as the input value format. As the last loop of the failure analysis system, the feedforward neural network module needs to convert the output value of the output node of the neural network failure prediction model into the classification result (normal state or high temperature fault) [11].

The output value of the output layer node is classified by a SoftMax function, also called a normalized exponential function. The essence of the SoftMax function is to normalize the array, highlighting the largest value and suppressing other components far below the maximum [12]. The meaning of the SoftMax function is: use the output value of all output nodes as an array, use the SoftMax function to process the array, get the SoftMax function value of each element in the array, they represent the contribution rate of each element to the array classification. For a neural network, the number of output nodes represents the number of classification categories, and the SoftMax function is: use the output value of all output nodes as an array, use the SoftMax function to process the array, get the SoftMax function value of each element in the array, they represent the contribution rate of each element to the array classification. For a neural network, the number of output nodes represents the number of classification categories, and the output node with the largest contribution represents the classification result. If SoftMax (OUT1) > SoftMax (OUT2), the classification result is 1; otherwise, the classification result is 2. The formula for calculating the SoftMax function is given by Eq. (4).

$$softmax(x_i) = \frac{\exp(x_i)}{\sum\limits_{i=1}^{n} \exp(x_i)}$$
(4)

Where xi is the value of each parameter in the sample. Figure 4 shows the simulation results of the SoftMax function module.



Fig. 4. Simulation result of SoftMax function module

As shown in Fig. 3, data\_in1 and data\_in2 are the output values OUT1 and OUT2 of the neural network failure prediction model. Exp1 and exp2 are their corresponding exponents. The RTL implementation of the exponential function is completed by instantiating the CORDIC core. The principle of the CORDIC core. See formula (5). Sum is the sum of the indices, which is the denominator of Eq. (3–11). Here out1 and out2 refer to SoftMax (OUT1) and SoftMax (OUT2). It can be seen that SoftMax (OUT1) > SoftMax (OUT2), so the result of result classification is 1.

$$exp(x) = \sinh x + \cosh x \tag{5}$$

# 3 The Simulation Results and Analysis

Figure 5 and Fig. 6 show the resource application and power consumption report of the feedforward neural network (including the serial port receiving module) based on FPGA.



Fig. 5. Resource application of feedforward neural network module

This module occupies 82% of the lookup table (LUT) resources of the Xilinx XC7A100T FPGA, 1% of distributed RAM (LUTRAM) resources, 7% of flip-flops (FF) resources, 6% of I/O resources, and 38% Global Buffer Unit (BUFG) resource.

| Power estimation from Synthesized ne<br>derived from constraints files, simu<br>vectorless analysis. Note: these ear<br>change after implementation. | On-Chip Po       | Dynamic: | 0.419 W (80%)  |                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|----------------|------------------|
| Total On-Chip Power:                                                                                                                                 | 0.524 ₩          | 80%      | 39% Signal     | s: 0.163 W (39%) |
| Junction Temperature:                                                                                                                                | 27.4°C           |          | Logic:         | 0.162 W (39%)    |
| Thermal Margin:                                                                                                                                      | 57.6 °C (12.5 W) |          | 39% I/0:       | 0.006 W (1%)     |
| Effective 9JA:                                                                                                                                       | 4.6 °C/W         |          |                |                  |
| Power supplied to off-chip devices: 0 W                                                                                                              |                  | 20%      | Device Static: | 0.106 W (20%)    |
| Confidence level:                                                                                                                                    | Medium           |          |                |                  |
| Launch Power Constraint Advisor to f<br>invalid switching activity                                                                                   |                  |          |                |                  |

Fig. 6. Power consumption of the feedforward neural network module

The total power consumption of the module is 0.524 W, of which dynamic power consumption is 80% and static power consumption is 20%. The power consumed by clocks, signals, logic cells, and I/Os accounted for 21%, 39%, 39%, and 1% of total power consumption.

## 4 Conclusions

This paper implement the failure analysis system on the FPGA carrier. The failure analysis system includes a feature parameter processing module and a feedforward neural network module. The feature parameter processing module includes an SPI protocol algorithm, a digital signal recovery fixed point fractional algorithm, a Kalman filter algorithm, and a dispersion normalization algorithm; the feedforward neural network includes the establishment of a network structure. And output classification algorithms are proposed. The Verilog code is used to design each part of the algorithm, and some Xilinx auxiliary IP cores are called. The function simulation, synthesis, gate level simulation, place and route and post-simulation process are sequentially implemented on the vivado platform.

# References

- 1. Fengshuang, L., Hengjing, Z.: Current status and development prospects of astronaut large scale integrated circuit assurance technology. Chin. Aerosp. **06**, 29–32 (2017)
- Patel, H., Thakkar, A., Pandya, M., et al.: Neural network with deep learning architectures. J. Inf. Optim. Sci. 39(1), 31–38 (2018)
- Licheng, J., Shuyuan, Y., Fang, L., Shigang, W., Zhiwei, F.: Neural network for seventy years: retrospect and prospect. Chin. J. Comput. 39(08), 1697–1716 (2016)
- 4. Du, T., Zhai, A., Wang, P., Li, Y., Li, P.: An integrated circuit PHM model based on BP neural network. Comput. Eng. Sci. **39**(01), 55–60 (2017)
- Shen, H., Wang, Z., Gao, C., Qin, J., Yao, F., Xu, W.: Determination of the number of hidden layer elements in BP neural network. J. Tianjin Univ. Technol. 05, 13–15 (2008)
- 6. Tian, X.C., Li, J., Fan, Y.B., Yu, X.N., Liu, J.: Design and implementation of SPI communication based-on FPGA. Adv. Mater. Res. **291–294**, 2658–2661 (2011)
- Khamankar, R.B., McPherson, J.W.: Molecular model for intrinsic time- dependent dielectric breakdown in SiO2 dielectrics and the reliability implications for hyper-thin gate oxide. Semicond. Sci. Technol. 15(5), 462–470 (2000)
- Mahapatra, S., Kumar, P.B., Alam, M.A.: Investigation and modeling of interface and bulk trap generation during negative bias temperature instability of p-MOSFETs. IEEE Trans. Electron Devices 51(9), 1371–1379 (2004)
- Jian, S.L., Jiang, J.F., Lu, K., Zhang, Y.P.: SEU-tolerant restricted Boltzmann machine learning on DSP-based fault detection. In: International Conference on Signal Processing. IEEE (2014)
- 10. Chen, B., Li, J.: Research on fault diagnosis in wireless sensor network based on improved wavelet neural network. Acta Technica (2016)
- 11. He, F.J., Wang, Y.H., Ding, G.Q., Fei, Y.Z.: Radar circuit fault diagnosis based on improved wavelet neural network. Appl. Mech. Mater. **651–653**, 1084–1087 (2014)
- 12. Rimer, M., Martinez, T.: Softprop: softmax neural network backpropagation learning. In: IEEE International Joint Conference on Neural Networks. IEEE (2004)