# **Electrothermal Characterization of Double-Sided Cooling Si Power Module**



**Sébastien Sanchez, C. Nguyen, Claudia Cadile, Jean-Pierre Fradin, Patrick Tounsi, and Jean-Michel Reynes**

**Abstract** This paper presents an electrothermal characterization of a prototype double-sided cooling power module. The junction temperature  $T_i$  is an important parameter of power devices. Different methods exist for junction temperature measurement. In this work, an electrical method based on temperature sensitive electrical parameter (TSEP) is conducted to estimate the junction temperature of the power module. A 3D thermal model was built to better comprehend thermal behavior within the module. A comparison between simulation and measurement results is performed and analyzed. Results have shown that 3D numerical modeling help understanding several manufacturing defects (soldering, sintering, die defaults, etc.).

# **1 Introduction**

Nowadays, most applications like electric drive transportation require higher and higher power densities and efficiency for power electronics. In the case of power modules, there is a trend towards higher switching frequencies and power levels, while decreasing the total volume. The increased power densities demand an

C. Nguyen  $(\boxtimes)$ IRT Saint-Exupery, Toulouse, France Univ. De Toulouse, INSA, LAAS, Toulouse, France e-mail: [quang-chuc.nguyen@irt-saintexupery.fr](mailto:quang-chuc.nguyen@irt-saintexupery.fr)

P. Tounsi Univ. De Toulouse, INSA, LAAS, Toulouse, France e-mail: [patrick.tounsi@laas.fr](mailto:patrick.tounsi@laas.fr)

J.-M. Reynes IRT Saint-Exupery, Toulouse, France e-mail: [jean-michel.reynes@irt-saintexupery.fr](mailto:jean-michel.reynes@irt-saintexupery.fr)

© Springer Nature Switzerland AG 2020

S. Sanchez  $(\boxtimes) \cdot C$ . Cadile  $\cdot$  J.-P. Fradin Icam - Site de Toulouse, Toulouse, France e-mail: [sebastien.sanchez@icam.fr](mailto:sebastien.sanchez@icam.fr)

W. Zamboni, G. Petrone (eds.), *ELECTRIMACS 2019*, Lecture Notes in Electrical Engineering 615, [https://doi.org/10.1007/978-3-030-37161-6\\_5](https://doi.org/10.1007/978-3-030-37161-6_5)

improved thermal management of power modules. By the way, the junction temperature  $(T_i)$  has a large impact on performance and reliability of power devices. This parameter is really important for thermal characterizations (thermal resistance  $R_{th}$  and thermal impedance  $Z_{th}$ ) or for offline/online monitoring of power modules. Optical, physical contact or electrical methods are several technical solutions to measure the temperature of power modules [\[1,](#page-11-0) [2\]](#page-11-1).

Optical methods, such as IR camera, photo-luminescence, Raman effect, thermoreflectance, and refraction index, require direct visual access of power chips [\[2–](#page-11-1)[4\]](#page-11-2). In most cases, these measurement methods are not used.

Physical contact methods, e.g., thermocouple, scanning thermal microscopy, liquid crystals, or optical fibers [\[5,](#page-11-3) [6\]](#page-11-4), not only need to have physical access to the module, but also might be intrusive.

Electrical methods allow us to have an indirect estimation of the junction temperature without having access inside the power module. However, a drawback of this method is that the measured temperature is only an average temperature of the die. Some electrical methods give the possibility of online temperature measurement monitoring of transistors. For example, if the converter encountered a problem, an immediate temperature measurement would give an indication about the relationship between the fault and the junction temperature. These methods might be employed, for example, in aeronautical and automotive applications for fault detection.

Hence, electrical methods are based on the temperature dependence of electrical parameters (voltage, current) of power devices. By measuring the temperature sensitive electrical parameter (TSEP) and using a known temperature dependence of this parameter, the junction temperature can be estimated. Different TSEPs are investigated for temperature measurements of Si devices  $[1, 2]$  $[1, 2]$  $[1, 2]$ . The forward voltage  $V_F$  of a diode under low current (10–100 mA) is widely used to measure junction temperature [\[7\]](#page-11-5). For IGBTs temperature measurement, different TSEPs can be used: saturation voltage  $V_{CESAT}$ , threshold voltage  $V_{TH}$ , gate-emitter voltage  $V_{GE}$ , saturation current  $I_{SAT}$ , or gate current  $I_G$  [\[4\]](#page-11-2).

The content of this work consists in applying an electrothermal characterization applied to a prototype double-sided cooling Si power module. One of the goals is to be able to identify manufacturing defects by means of numerical modeling performed by 6SigmaET software. In the first part, the prototype power module is presented (physical and numerical modeling). Then, a non-intrusive  $T_i$  measurement method and its associated test bench are detailed. Experimental and numerical results about junction temperature and thermal resistance are compared and discussed.

# **2 Wire-Bondless, Double-Sided Cooling Power Module**

### *2.1 Overview of the Power Module*

The device under test (DUT) used in this work is a double-sided cooling power module.

As already demonstrated by many authors, cooling power modules on both sides of the active switching devices reduce the operational junction temperature compared to conventional single-sided cooling [\[8\]](#page-11-6). The outstanding facts are the increased current carrying capabilities by 100–200% and an improvement around 50% of the equivalent thermal resistance by using double-sided cooling embedded Si power packages.

The DUT is a Si IGBT/Diode power module (600 V–400 A) designed by aPSI3*<sup>D</sup>* and IRT Saint-Exupery. It is composed of both upper and lower switches. Each switch includes a Si IGBT and an anti-parallel Si diode (see Fig. [1b](#page-2-0)). As one can see in Fig. [1a](#page-2-0), gate driver connections are implemented within the module. The module plastic case is designed so that numerous modules can be mechanically connected in series.

Instead of using conventional wire-bonding, copper bumps are used to interconnect the dice. This technology will help reduce parasite inductances within the



<span id="page-2-0"></span>**Fig. 1** DUT: double-sided cooling Si IGBT/diodes power module. (**a**) 3D view. (**b**) Electrical circuit. (**c**) Inside. (**d**) Cross section die assembly

module. The upper switch dice are directly mounted on the lower Active Metal Brazed (AMB) substrate. The front side of these dies is connected to the upper AMB substrate through copper bumps. Inversely, the lower switch dice are mounted directly on the upper AMB substrate and connected through copper bumps to the lower AMB substrate. These interconnections within the power module are presented in Fig. [1c](#page-2-0), d. Hence, the first advantage of this wire-bondless module is that a double-sided cooling can be performed. The second one is to reduce parasitic inductance within the module by eliminating wire-bonding. Other simulations and measurement showed good values of module inductances (under 8 nH) [\[9\]](#page-11-7).

Afterwards, an optimized heatsink, leads reducing the pressure losses and increasing the thermal capability at constant flow rate, are soldered on both sides of the power module. Several geometry parameters were optimized, such as base plate thickness, cooling fin shape, heatsink position, and symmetry. To illustrate these facts, computational fluid dynamics (CFD) simulations and experimental tests were performed to optimize the pressure losses of the heatsink (test bench presented in Sect. [4\)](#page-9-0). Figure [2](#page-4-0) shows that the optimized heatsinks allow lower pressure losses compared to classical solutions (heatsink cooling fins) at several water cooling temperatures. The gain gap between 0 and  $60^{\circ}$ C is due to the liquid cooling viscosity, which decreases with increasing temperature.

The whole module is packaged inside a plastic case which allows liquid cooling.

#### *2.2 Numerical Modeling*

A numerical modeling, performed by 6SigmaET software, was set up to analyze the thermo-fluidic behavior of the Si IGBT power modules. 6SigmaET is really suitable for electronics applications and it brings a good compromise between accuracy and quick simulations. The whole power module is covered in our simulations (packaging, substrate, die, bumps, etc.). More than 700 elements were included. A regular unstructured meshing was implemented, finer for smaller dimensions, including 31 millions of cells.

Thermo-fluidic coupling was taken into account by means of a simplified model (wall laws, turbulence model  $k$ – $\varepsilon$ , etc.). Coolant was used as a cooling fluid in double-sided cooling configurations.

All simulations are treated by an Eulerian approach in stationary steady-state [\[10\]](#page-11-8), with a  $k$ – $\varepsilon$  turbulence model at constant density [\[11\]](#page-11-9).

The turbulent kinetic energy  $k \left[ m^2 s^{-2} \right]$  is mainly carried by large structures, with any interaction of fluid viscosity: formation vortices.

The dissipation  $\varepsilon$  [m<sup>2</sup> s<sup>-3</sup>] is mainly due to the small structures, which are destroyed by the fluid viscosity effect, corresponding to speed of large vortices destruction.

Eulerian phase around the module at  $T_a$  was carried out in the air environment. The  $T_i$  was evaluated by volume average temperature of the die. Table [1](#page-5-0) summarizes fluid and simulation parameters.



<span id="page-4-0"></span>**Fig. 2** Experimental results of pressure drop at different fluid temperature. (**a**) At 0 ◦C. (**b**) At  $60^{\circ}$ C

Figure [3](#page-5-1) shows several surface temperature fields of the power module for biased high side Si IGBT. Three fluidic configurations were taken into account: double side cooling, upper or lower single side cooling. During double side cooling, a vertical distribution of the heat flow is clearly illustrated. Heat extraction is around

<span id="page-5-0"></span>

<span id="page-5-1"></span>**Fig. 3** Surface temperature fields of the power module for biased high side Si IGBT

2/3 through the die back side and 1/3 through the front side by means of copper bumps.

Heat extraction is more efficient through the back-side joint than through the bumps on the front side of the die. Based on a surface average temperature, the thermal resistance was estimated at 0.102 K/W.

A comparison between simulations and experimental results concerning equivalent thermal resistance is presented in Sect. [4.](#page-9-0)

# **3 Non-intrusive** *Tj* **Measurement**

## *3.1 Principle*

As presented above, several methods are known to measure the junction temperature of power modules. In our study, an electrical method using a TSEP was chosen and applied to IGBT/diode half bridge (forward voltage  $V_F$  and saturation voltage *VCESAT*, respectively, to the diode and the IGBT). The TSEP is used to indirectly estimate junction temperature of the power module and to benefit from a precise and linear thermometric parameter (around  $-2$  mV/ $\degree$ C), an easy implementation of

<span id="page-6-0"></span>

the simple measurement as well as a calibration. It was shown  $[12]$  that estimated temperatures with  $V_F$  or  $V_{CESAT}$  are close to average junction temperatures of the power module.

Basically, there are two different steps. The first step, which is a calibration step, consists in establishing a law of variation between the TSEP and the temperature at low current (below 100 mA) of excitation, in order not to produce conduction losses. Figure [4](#page-6-0) shows the TSEP evolution under DC-biased current while power modules are located inside a controlled oven.

Once the TSEP evolution at low current is reached, an electrical method is carried out. Figure [5](#page-7-0) shows its measurement principle. It consists in injecting a power current  $(I_P)$  flowing through the DUT until it reaches the thermal steadystate. Power current is then replaced by measurement current  $I_m$  used in previous calibrations (see Fig. [4\)](#page-6-0). Cooling curve of the DUT is recorded through voltage

<span id="page-7-0"></span>

<span id="page-7-2"></span>**Fig. 6** Overview of the hydraulic system

drop variations. The initial temperature  $T_{i0}$  at the end of power current injection is then calculated using square root time based extrapolation on the linear part of the cooling curve. Authors in [\[13\]](#page-11-11) showed that the strong dynamics observed during short times (close to  $40 \mu s$ ) do not correspond to a thermal response but correspond to electrical effects due to parasitic capacitive and inductive elements of the measuring circuit.

Therefore, the estimated junction temperature allows us to calculate the average thermal resistance of the DUT:

$$
R_{th} = \frac{T_j - T_{amb}}{P}.\tag{1}
$$

In this formula, *P* is the power absorbed by the DUT, corresponding to the conduction losses and *Tamb* is the inlet coolant temperature.

The method described and its associated test bench (see Sect. [3.2\)](#page-7-1) shall be extended to a transient thermal impedance measurement, based on pulsed heating curve technique [\[14\]](#page-11-12).

# <span id="page-7-1"></span>*3.2 Test Bench*

In order to estimate the thermal resistance, a complete electrothermal fluidic bench was developed, as shown in Fig. [6.](#page-7-2)

#### **3.2.1 Hydraulic Parts**

The coolant circuit is divided into two parallel channels in order to supply the coolant to both faces of the module. DUT is located in the middle of the coolant circuit. A cryostat is used in order to control the coolant temperature. Several valves are located in the upper and lower coolant circuit to regulate the flow rate.

In addition, different measurements are provided at the inlet and the outlet of each module:

- Two volumetric flowmeters (MACNAUGH, model MX12, accuracy of  $\pm 0.5\%$ ) repeatability *<* 0.03%) are used to measure the coolant flow rate flowing into each module face. The measuring range is between 1 and 16 L/min, for coolant temperature from  $-30$  to  $+90$  °C.
- Four high accuracy pressure transmitters (WIKA, S20, accuracy of  $\pm 1.25$  mbar). It allows us to measure the pressure drop of each module side, in the range of coolant flow rate from 1 to 8 L/min, for temperatures from  $-20$  to  $+80^{\circ}$ C.
- Four type T thermocouples (accuracy of  $\pm 0.5$ °C), in the widest operating temperature range:  $-30$  to  $+90$  °C. They quantify the impact of the module heating on the coolant temperature. Other thermocouples of type K (accuracy of  $\pm 1$  °C) are used to measure, respectively, the reference outside ambient temperature, the power terminal, and the casing surface module.

Several studies have been conducted to validate the very low pressure losses of the cooling circuit and the DUT [\[9\]](#page-11-7) by means of experimental and CFD simulations.

#### **3.2.2 Electric Parts**

Figure [7](#page-8-0) shows the electrical circuit of the *Im* and *Ip* currents control.

High current pulses  $I_P$  are created by storing energy in an inductor (L). Two MOSFET transistors (T1 and T2) are used to drive the current into the DUT. The injected power current is measured using a current probe with a large bandwidth. A TSEP current  $(I_M)$ , adjusted by a low current source, is injected permanently into the DUT and checked by using a shunt resistor  $(R_m)$ . The Schottky diode



<span id="page-8-0"></span>**Fig. 7** Electrical current switcher

 $D_p$  prevents the current  $I_M$  from passing through the MOS2 body diode and MOS1 during the indirect junction temperature measurement of the DUT by voltage acquisition under low current. The diode  $D_m$  prevents from the influence of current  $I_P$  on the  $I_M$  current source. In our case, the current  $I_M$  is set to 10 mA, which is low enough to avoid self-heating during the temperature measurements and high enough to get a good sensitivity on the whole temperature range from  $0^{\circ}$ C up to  $150^{\circ}$ C, as shown in Fig. [4.](#page-6-0)

# <span id="page-9-0"></span>**4 Experimental and Numerical Results: Comparison of Thermal Resistance** *Rth*

In this section, the thermal resistance  $R<sub>th</sub>$  of the power module IGBT is measured under certain conditions:

- Liquid temperature:  $(20 °C)$
- Flow rate: 6 L/min/channel
- Dissipated power 65 W up to 160 W
- cooling configurations: double-sided cooling, single high-sided cooling, single low-sided cooling
- DC-biased current *IM*: 10 mA

Figure [8](#page-9-1) demonstrates the evolution of junction temperature of high side IGBT under varying dissipated power and different types of cooling. The junction temperature increases linearly with the dissipated power of the die.

Figure [9](#page-10-0) shows that thermal resistance of high side IGBT is invariant with different dissipated power. It is evident that double-sided cooling results have a lowest thermal resistance. Thermal resistance of the IGBT under single low sided



<span id="page-9-1"></span>**Fig. 8** Variation of junction temperature of high side IGBT with varying dissipated power



<span id="page-10-0"></span>**Fig. 9** Thermal resistance of high side IGBT with varying dissipated power

<span id="page-10-1"></span>**Table 2** Simulated and measured thermal resistance *Rth* of the power module's IGBT under double and single-sided cooling

| Cooling                   | Simulation | Measurement | <b>Difference</b> |
|---------------------------|------------|-------------|-------------------|
| Double-sided cooling      | 0.106      | 0.108       | $2\%$             |
| Single high-sided cooling | 0.220      | 0.288       | 31%               |
| Single low-sided cooling  | 0.130      | 0.134       | 3%                |

cooling (heat transfers through under side of the die) is much lower than the one under single high-sided cooling.

Table [2](#page-10-1) summarizes measured (average value) and simulated thermal resistances of the IGBT and the relative difference between these values.

As mentioned, under double-sided cooling, the measured thermal resistance is very close to the simulated one (only 2% difference). The measured and simulated thermal resistances under single low sided cooling (heat is cooled through back side of the die) are also only 3% difference. However, the measured thermal resistance under single high-sided cooling is  $31\%$  higher than the simulated one. This means the heat transfer through front sides (and so through copper bumps) is not as good as expected on the basis of the numerical results.

#### **5 Conclusions**

An electrothermal characterization of a double-sided cooling Si power module using an electrical method is presented in this paper. In addition, a numerical model helps to have a thermal performance reference for the power module. Experimental results show good thermal performance of the power module under double-sided cooling

and single back-sided cooling. However, a difference of 30% is found between experimental and simulated thermal resistance under single front-sided cooling. It is important to notice that the value of the thermal resistance under single-sided cooling dramatically depends on the contact between the bumps and the sintering layers. The difference between computer-aided design (CAD) modeling and real module may explain such differences. Further work are being conducted in order to explain these facts and improve the assembly technology of the power module and in using MOSFET SiC technology.

**Acknowledgements** Great thanks to aPSI<sup>3*D*</sup> company for giving us Si power module samples in order to perform a real case study.

### **References**

- <span id="page-11-0"></span>1. D.L. Blackburn, Temperature measurements of semiconductor devices a review, in *Semiconductor Thermal Measurement and Management Symposium* (IEEE, Piscataway, 2004)
- <span id="page-11-1"></span>2. Y. Avenas, L. Dupont, Z. Khatir, Temperature measurement of power semiconductor devices by thermo-sensitive electrical parameters—a review. IEEE Trans. Power Electron. **27**(6), 3081– 3092 (2012)
- 3. D. Werber, G. Wachutka, Interpretation of laser absorption measurements on 4 H-SiC bipolar diodes by numerical simulation, in *Proceedings of International Conference on Simulation of Semiconductor Processes and Devices*, Hakone, September 2008, p. 8992
- <span id="page-11-2"></span>4. Y. Avenas, L. Dupont, Comparison of junction temperature evaluations in a power IGBTs module using an IR camera and three thermosensitive electrical parameters, in *Applied Power Electronics Conference and Exposition*, Orlando, FL, February 5–9, 2012
- <span id="page-11-3"></span>5. D. Bin, J.-L. Hudgins, E. Santi, A.-T. Bryant, P.-R. Palmer, H.-A. Mantooth, Transient electro thermal simulation of power semiconductor devices. IEEE Trans. Power Electron. **25**(1), 237– 248 (2010)
- <span id="page-11-4"></span>6. A. Majumdar, Scanning thermal microscopy. Annu. Rev. Mater. Sci. **29**, 505–585 (1999)
- <span id="page-11-5"></span>7. B. Thollin, L. Dupont, Z. Khatir, Y. Avenas, J.C. Crebier, P.O. Jeannin, Partial thermal impedance measurement for die interconnection characterization by a microsecond pulsed heating curve technique, in *Power Electronics and Applications (EPE), 2013 15th European Conference* (2013), pp. 1–10
- <span id="page-11-6"></span>8. B.C. Charboneau, F. Wang, J.D. van Wyk, D. Boroyevich, Z. Liang, E.P. Scott, C.W. Tipton, Double-sided liquid cooling for power semiconductor devices using embedded power packaging. IEEE Trans. Ind. Appl. **44**(5), 1645–1655 (2008)
- <span id="page-11-7"></span>9. J.-P. Fradin, D. Elzo, C. Cadile, J. de Martres, G. Ramecourt, J.-M. Reynes, B. du Trieu, P. Monfraix, Characterisation of highly dissipative power modules: experimental fluidic tests CFD thermal modelling, in *12th European ATW on Micropackaging and Thermal Management-IMAPS*, 2016
- <span id="page-11-8"></span>10. I.G. Currie, *Fundamental Mechanics of Fluids* (CRC Press, New York, 2002)
- <span id="page-11-9"></span>11. W. Rodi, *Turbulence Models and Their Application in Hydraulics* (CRC Press Book, New York, 2017)
- <span id="page-11-10"></span>12. L. Dupont, Y. Avenas, Preliminary evaluation of thermo-sensitive electrical parameters based on the forward voltage for online chip temperature measurements of IGBT devices. IEEE Trans. Ind. Appl. **51**(6), 4688–4698 (2015)
- <span id="page-11-11"></span>13. D.L. Blackburn, A review of thermal characterization of power transistors, in *Semiconductor Thermal and Temperature Measurement Symposium, Semi-Therm*, 1988
- <span id="page-11-12"></span>14. D.L. Blackburn et al., Transient thermal response measurements of power transistors. IEEE Trans. Ind. Electron. Control Instrum. **IECI-22**(2), 134–141 (1976)