Abstract
In this paper, the problem of determining a fault pattern to be catastrophic for unidirectional linear array with k- link redundancy is studied. First, we establish a necessary and sufficient condition for a fault pattern to be catastrophic. Based on this necessary and sufficient condition, we derive an efficient testing algorithm whose complexity is O(mk), where k is the number of bypass links, and m is the number of faults. This testing scheme, which improves the existing O(mk log k) bound, is based on a novel “geometric” approach.
This work was supported in part by Natural Sciences and Engineering Research Council of Canada under Operating Grant A2415.
Preview
Unable to display preview. Download preview PDF.
References
Apostolico, A., Atallah, M. J., Larmore, L. and McFaddin, H. S., “Efficient Parallel Algorithms for String Editing and Related Problems,” SIAM J. Comput., Vol. 19, 1990, pp. 968–998.
De Prisco, R. and Monti, A., “On Reconfigurability of VLSI Linear Arrays,” in Proc. Workshop on Algorithms and Data Structures, Lecture Notes in Computer Science No. 709, Springer-Verlag, 1993, pp. 553–564.
De Prisco, R. and De Santis, A., “Catastrophic Fault Patterns for a VLSI Linear Array with Unidirectional Bypass Links,” Internal Report, Dipartimento di Informatica, Università di Salerno, Italy, 1992.
Koren, I. and Pradhan, D. K., “Introducing Redundancy into VLSI Designs for Yield and Performance Enhancement,” in Proc. 15th Int'l Conf. on Fault-Tolerant Computers, 1985, pp. 330–335.
Li, H. F., Jayakumar, R. and Lam, C., “Restructuring for Fault-Tolerant Systolic Arrays,” IEEE Trans. on Computers, Vol. C-38, No. 2, 1989, pp. 307–311.
Nayak, A., Pagli, L. and Santoro, N., “Recognition of Catastrophic Faults,” in Proc. Int'l Workshop on Defect and Fault Tolerance in VLSI Systems, Dallas, 1992, pp. 70–79.
Nayak, A., Pagli, L. and Santoro, N., “Efficient Construction of Catastrophic Patterns for VLSI Reconfigurable Arrays”, Integration — the VLSI journal, Vol. 15, No. 2, Oct. 1993, pp. 133–150.
Nayak, A., Pagli, L. and Santoro, N., “Combinatorial and Graph Problems arising in the Analysis of Catastrophic Fault Patterns,” in Proc. 23rd Southeastern Int'l Conf. on Combinatorics, Graph Theory, and Computing; Congressus Numerantium 88 (Utilitas Mathematica), 1992, pp. 7–20.
Nayak, A., Santoro, N. and Tan, R., “Fault-Intolerance of Reconfigurable Systolic Arrays,” in Proc. 20th Int'l Symp. on Fault-Tolerant Computers, Newcastle upon Tyne, 1990, pp. 202–209.
Pagli, L. and Pucci, G., “Reliability Analysis of Redundant VLSI Arrays,” Information Processing Letters, 50(1994), pp. 337–342.
Ren, J., “Geometric Characterization of Fault Patterns in Linear Systolic Arrays,” M.C.S. Thesis, School of Computer Science, Carleton University, Canada, 1994.
Sipala, P., “Faults in Linear Arrays with Multiple Bypass Links,” Research Report No. 18, Dipartimento di Informatica, Università Degli Studi di Trieste, Italy, 1993.
Author information
Authors and Affiliations
Editor information
Rights and permissions
Copyright information
© 1995 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Santoro, N., Ren, J., Nayak, A. (1995). On the complexity of testing for catastrophic faults. In: Staples, J., Eades, P., Katoh, N., Moffat, A. (eds) Algorithms and Computations. ISAAC 1995. Lecture Notes in Computer Science, vol 1004. Springer, Berlin, Heidelberg. https://doi.org/10.1007/BFb0015423
Download citation
DOI: https://doi.org/10.1007/BFb0015423
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-60573-7
Online ISBN: 978-3-540-47766-2
eBook Packages: Springer Book Archive