Skip to main content

Digital Integrated Circuit Design

  • Reference work entry
  • First Online:
Handbook of Integrated Circuit Industry
  • 3253 Accesses

Abstract

This chapter introduces the classification, design methods, and main features of digital ICs. Circuit partitioning is a valuable method to reduce the complexity of VLSI design, in which hardware description language (HDL) is used to model the concurrent execution process of hardware circuits, including Verilog and VHDL. High-level synthesis (HLS) transforms the behavioral-level description into circuit structure descriptions under certain constraints. Following the logic synthesis that transforms the register transfer level (RTL) description into the gate-level structure description, various methods are used to implement and verify a digital IC design, such as formal verification, the mathematical method to analyze circuit behavior to find circuit functional error, timing analysis to ensure the normal operation of the circuit including setup and hold time constraints, floor planning to place the main modules of the design to meet requirements for die size, as well as timing closure and routing. In addition, design for testability (DFT) is used to detect chip manufacturing defects by inserting extra units without changing the circuit function, and the hardware emulation uses dedicated hardware to perform circuit functions for the circuit function verification, etc.

This is a preview of subscription content, log in via an institution to check access.

Access this chapter

Subscribe and save

Springer+ Basic
$34.99 /Month
  • Get 10 units per month
  • Download Article/Chapter or eBook
  • 1 Unit = 1 Article or 1 Chapter
  • Cancel anytime
Subscribe now

Buy Now

Chapter
USD 29.95
Price excludes VAT (USA)
  • Available as PDF
  • Read on any device
  • Instant download
  • Own it forever
eBook
USD 849.99
Price excludes VAT (USA)
  • Available as EPUB and PDF
  • Read on any device
  • Instant download
  • Own it forever
Hardcover Book
USD 849.99
Price excludes VAT (USA)
  • Durable hardcover edition
  • Dispatched in 3 to 5 business days
  • Free shipping worldwide - see info

Tax calculation will be finalised at checkout

Purchases are for personal use only

Institutional subscriptions

Similar content being viewed by others

References

  1. V. Taraate, Advanced HDL synthesis and SOC prototyping: RTL design using Verilog (Springer, 2019)

    Book  Google Scholar 

  2. P. Kurup, T. Abbasi, Logic synthesis using synopsys, 2nd edn. (Springer, 2012)

    MATH  Google Scholar 

  3. C.-Z. Chen, X. Ai, G.X. Wang, Physical implementation of digital IC design (Science Press, Beijing, 2008)., (Chinese book series 2 of 5, ISBN 978-7-03-022031-8)

    Google Scholar 

  4. A. Kahng et al., VLSI physical design: from graph partitioning to timing closure (Springer, 2011), p. 10. https://doi.org/10.1007/978-90-481-9591-6, ISBN 978-90-481-9590-9

    Book  MATH  Google Scholar 

Download references

Author information

Authors and Affiliations

Authors

Corresponding author

Correspondence to Jun Yang .

Editor information

Editors and Affiliations

Rights and permissions

Reprints and permissions

Copyright information

© 2024 Publishing House of Electronics Industry

About this entry

Check for updates. Verify currency and authenticity via CrossMark

Cite this entry

Yang, J., Cao, P., Shan, W., Qi, L., Liu, X. (2024). Digital Integrated Circuit Design. In: Wang, Y., Chi, MH., Lou, J.JC., Chen, CZ. (eds) Handbook of Integrated Circuit Industry. Springer, Singapore. https://doi.org/10.1007/978-981-99-2836-1_36

Download citation

Publish with us

Policies and ethics